Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
238 |
238 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3178262 |
3125215 |
0 |
0 |
| T1 |
3529 |
3452 |
0 |
0 |
| T2 |
2109 |
2059 |
0 |
0 |
| T3 |
99 |
21 |
0 |
0 |
| T4 |
46413 |
46278 |
0 |
0 |
| T5 |
19289 |
18570 |
0 |
0 |
| T6 |
40921 |
40514 |
0 |
0 |
| T7 |
32906 |
32795 |
0 |
0 |
| T8 |
10137 |
10037 |
0 |
0 |
| T9 |
55090 |
54237 |
0 |
0 |
| T10 |
10433 |
9633 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3178262 |
3122711 |
0 |
703 |
| T1 |
3529 |
3449 |
0 |
3 |
| T2 |
2109 |
2056 |
0 |
3 |
| T3 |
99 |
18 |
0 |
3 |
| T4 |
46413 |
46245 |
0 |
3 |
| T5 |
19289 |
18546 |
0 |
3 |
| T6 |
40921 |
40499 |
0 |
3 |
| T7 |
32906 |
32762 |
0 |
3 |
| T8 |
10137 |
10034 |
0 |
3 |
| T9 |
55090 |
54204 |
0 |
3 |
| T10 |
10433 |
9608 |
0 |
3 |