Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
243 |
243 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2910764 |
2855015 |
0 |
0 |
| T1 |
77 |
16 |
0 |
0 |
| T2 |
70 |
20 |
0 |
0 |
| T3 |
28669 |
28570 |
0 |
0 |
| T4 |
102 |
17 |
0 |
0 |
| T5 |
96042 |
95425 |
0 |
0 |
| T6 |
104 |
20 |
0 |
0 |
| T7 |
4849 |
4751 |
0 |
0 |
| T8 |
2873 |
2785 |
0 |
0 |
| T9 |
33614 |
32692 |
0 |
0 |
| T10 |
88 |
17 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2910764 |
2852302 |
0 |
718 |
| T1 |
77 |
13 |
0 |
3 |
| T2 |
70 |
17 |
0 |
3 |
| T3 |
28669 |
28552 |
0 |
3 |
| T4 |
102 |
14 |
0 |
3 |
| T5 |
96042 |
95401 |
0 |
3 |
| T6 |
104 |
17 |
0 |
3 |
| T7 |
4849 |
4748 |
0 |
3 |
| T8 |
2873 |
2782 |
0 |
3 |
| T9 |
33614 |
32662 |
0 |
3 |
| T10 |
88 |
14 |
0 |
3 |