Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2726188 |
2669657 |
0 |
0 |
| T1 |
28188 |
27282 |
0 |
0 |
| T2 |
280256 |
280102 |
0 |
0 |
| T3 |
79 |
14 |
0 |
0 |
| T4 |
52490 |
52388 |
0 |
0 |
| T5 |
15405 |
14744 |
0 |
0 |
| T6 |
13401 |
13278 |
0 |
0 |
| T7 |
104 |
22 |
0 |
0 |
| T8 |
74 |
15 |
0 |
0 |
| T9 |
92 |
25 |
0 |
0 |
| T11 |
1648 |
21 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2726188 |
2666766 |
0 |
728 |
| T1 |
28188 |
27252 |
0 |
3 |
| T2 |
280256 |
280069 |
0 |
3 |
| T3 |
79 |
11 |
0 |
3 |
| T4 |
52490 |
52355 |
0 |
3 |
| T5 |
15405 |
14725 |
0 |
3 |
| T6 |
13401 |
13245 |
0 |
3 |
| T7 |
104 |
19 |
0 |
3 |
| T8 |
74 |
12 |
0 |
3 |
| T9 |
92 |
22 |
0 |
3 |
| T11 |
1648 |
3 |
0 |
3 |