Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
250 |
250 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3894020 |
3835811 |
0 |
0 |
| T1 |
17017 |
16309 |
0 |
0 |
| T2 |
132 |
33 |
0 |
0 |
| T3 |
808 |
742 |
0 |
0 |
| T4 |
2302 |
2209 |
0 |
0 |
| T5 |
12660 |
11934 |
0 |
0 |
| T6 |
97 |
29 |
0 |
0 |
| T7 |
30382 |
29661 |
0 |
0 |
| T8 |
86 |
17 |
0 |
0 |
| T9 |
95 |
18 |
0 |
0 |
| T10 |
5468 |
5392 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3894020 |
3832971 |
0 |
736 |
| T1 |
17017 |
16285 |
0 |
3 |
| T2 |
132 |
30 |
0 |
3 |
| T3 |
808 |
739 |
0 |
3 |
| T4 |
2302 |
2206 |
0 |
3 |
| T5 |
12660 |
11911 |
0 |
3 |
| T6 |
97 |
26 |
0 |
3 |
| T7 |
30382 |
29631 |
0 |
3 |
| T8 |
86 |
14 |
0 |
3 |
| T9 |
95 |
15 |
0 |
3 |
| T10 |
5468 |
5389 |
0 |
3 |