Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
244 |
244 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3357135 |
3300079 |
0 |
0 |
| T1 |
4457 |
4358 |
0 |
0 |
| T2 |
8174 |
8084 |
0 |
0 |
| T3 |
118 |
21 |
0 |
0 |
| T4 |
2801 |
2744 |
0 |
0 |
| T5 |
66358 |
65488 |
0 |
0 |
| T6 |
4540 |
4415 |
0 |
0 |
| T7 |
47502 |
47397 |
0 |
0 |
| T8 |
16950 |
16851 |
0 |
0 |
| T9 |
107 |
20 |
0 |
0 |
| T10 |
6139 |
6044 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3357135 |
3297347 |
0 |
721 |
| T1 |
4457 |
4355 |
0 |
3 |
| T2 |
8174 |
8081 |
0 |
3 |
| T3 |
118 |
18 |
0 |
3 |
| T4 |
2801 |
2741 |
0 |
3 |
| T5 |
66358 |
65464 |
0 |
3 |
| T6 |
4540 |
4398 |
0 |
2 |
| T7 |
47502 |
47364 |
0 |
3 |
| T8 |
16950 |
16833 |
0 |
3 |
| T9 |
107 |
17 |
0 |
3 |
| T10 |
6139 |
6041 |
0 |
3 |