Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248 |
248 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3190391 |
3135542 |
0 |
0 |
| T1 |
99 |
29 |
0 |
0 |
| T2 |
96 |
21 |
0 |
0 |
| T3 |
32123 |
32002 |
0 |
0 |
| T4 |
7256 |
7168 |
0 |
0 |
| T5 |
3535 |
3458 |
0 |
0 |
| T6 |
82 |
26 |
0 |
0 |
| T7 |
87545 |
87447 |
0 |
0 |
| T8 |
24979 |
24867 |
0 |
0 |
| T9 |
33528 |
32565 |
0 |
0 |
| T10 |
24883 |
24049 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3190391 |
3132806 |
0 |
738 |
| T1 |
99 |
26 |
0 |
3 |
| T2 |
96 |
18 |
0 |
3 |
| T3 |
32123 |
31972 |
0 |
3 |
| T4 |
7256 |
7165 |
0 |
3 |
| T5 |
3535 |
3440 |
0 |
3 |
| T6 |
82 |
23 |
0 |
3 |
| T7 |
87545 |
87429 |
0 |
3 |
| T8 |
24979 |
24849 |
0 |
3 |
| T9 |
33528 |
32535 |
0 |
3 |
| T10 |
24883 |
24016 |
0 |
3 |