Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
252 |
252 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3953538 |
3892077 |
0 |
0 |
| T1 |
4942 |
4870 |
0 |
0 |
| T2 |
9952 |
9897 |
0 |
0 |
| T3 |
5681 |
5592 |
0 |
0 |
| T4 |
93 |
20 |
0 |
0 |
| T5 |
82 |
16 |
0 |
0 |
| T6 |
6960 |
6866 |
0 |
0 |
| T7 |
72 |
20 |
0 |
0 |
| T8 |
117 |
25 |
0 |
0 |
| T9 |
77 |
18 |
0 |
0 |
| T10 |
3668 |
3612 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3953538 |
3889181 |
0 |
744 |
| T1 |
4942 |
4867 |
0 |
3 |
| T2 |
9952 |
9894 |
0 |
3 |
| T3 |
5681 |
5589 |
0 |
3 |
| T4 |
93 |
17 |
0 |
3 |
| T5 |
82 |
13 |
0 |
3 |
| T6 |
6960 |
6863 |
0 |
3 |
| T7 |
72 |
17 |
0 |
3 |
| T8 |
117 |
22 |
0 |
3 |
| T9 |
77 |
15 |
0 |
3 |
| T10 |
3668 |
3609 |
0 |
3 |