Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
249 |
249 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3648260 |
3591364 |
0 |
0 |
| T1 |
2924 |
2838 |
0 |
0 |
| T2 |
4069 |
3921 |
0 |
0 |
| T3 |
112 |
30 |
0 |
0 |
| T4 |
76 |
17 |
0 |
0 |
| T5 |
91229 |
91082 |
0 |
0 |
| T6 |
12838 |
12309 |
0 |
0 |
| T7 |
22421 |
22337 |
0 |
0 |
| T8 |
36749 |
36607 |
0 |
0 |
| T9 |
3244 |
3158 |
0 |
0 |
| T10 |
110261 |
110100 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3648260 |
3588453 |
0 |
735 |
| T1 |
2924 |
2835 |
0 |
3 |
| T2 |
4069 |
3892 |
0 |
3 |
| T3 |
112 |
27 |
0 |
3 |
| T4 |
76 |
14 |
0 |
3 |
| T5 |
91229 |
91049 |
0 |
3 |
| T6 |
12838 |
12288 |
0 |
3 |
| T7 |
22421 |
22319 |
0 |
3 |
| T8 |
36749 |
36574 |
0 |
3 |
| T9 |
3244 |
3155 |
0 |
3 |
| T10 |
110261 |
110067 |
0 |
3 |