Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
243 |
243 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3152929 |
3098829 |
0 |
0 |
| T1 |
32016 |
31470 |
0 |
0 |
| T2 |
6070 |
5944 |
0 |
0 |
| T3 |
4814 |
4735 |
0 |
0 |
| T4 |
78 |
28 |
0 |
0 |
| T5 |
15202 |
15116 |
0 |
0 |
| T6 |
13535 |
13401 |
0 |
0 |
| T7 |
28887 |
28145 |
0 |
0 |
| T8 |
81 |
19 |
0 |
0 |
| T9 |
3561 |
3470 |
0 |
0 |
| T10 |
108 |
19 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3152929 |
3096074 |
0 |
723 |
| T1 |
32016 |
31446 |
0 |
3 |
| T2 |
6070 |
5926 |
0 |
3 |
| T3 |
4814 |
4732 |
0 |
3 |
| T4 |
78 |
25 |
0 |
3 |
| T5 |
15202 |
15098 |
0 |
3 |
| T6 |
13535 |
13369 |
0 |
3 |
| T7 |
28887 |
28120 |
0 |
3 |
| T8 |
81 |
16 |
0 |
3 |
| T9 |
3561 |
3452 |
0 |
3 |
| T10 |
108 |
16 |
0 |
3 |