Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
249 |
249 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2911472 |
2852265 |
0 |
0 |
| T1 |
5206 |
5109 |
0 |
0 |
| T2 |
120 |
23 |
0 |
0 |
| T3 |
7162 |
7101 |
0 |
0 |
| T4 |
4664 |
4583 |
0 |
0 |
| T5 |
27704 |
26953 |
0 |
0 |
| T6 |
11166 |
11078 |
0 |
0 |
| T7 |
3385 |
3315 |
0 |
0 |
| T8 |
7406 |
7327 |
0 |
0 |
| T9 |
109 |
19 |
0 |
0 |
| T10 |
22371 |
21508 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2911472 |
2849414 |
0 |
729 |
| T1 |
5206 |
5094 |
0 |
2 |
| T2 |
120 |
20 |
0 |
3 |
| T3 |
7162 |
7098 |
0 |
3 |
| T4 |
4664 |
4580 |
0 |
3 |
| T5 |
27704 |
26923 |
0 |
3 |
| T6 |
11166 |
11075 |
0 |
3 |
| T7 |
3385 |
3312 |
0 |
3 |
| T8 |
7406 |
7324 |
0 |
3 |
| T9 |
109 |
16 |
0 |
3 |
| T10 |
22371 |
21475 |
0 |
3 |