Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
242 |
242 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3396587 |
3342011 |
0 |
0 |
| T1 |
75 |
16 |
0 |
0 |
| T2 |
5102 |
5009 |
0 |
0 |
| T3 |
65164 |
64437 |
0 |
0 |
| T4 |
25418 |
24460 |
0 |
0 |
| T5 |
87 |
23 |
0 |
0 |
| T6 |
88 |
16 |
0 |
0 |
| T7 |
91 |
23 |
0 |
0 |
| T8 |
119 |
31 |
0 |
0 |
| T9 |
1946 |
1871 |
0 |
0 |
| T10 |
99 |
23 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3396587 |
3339343 |
0 |
718 |
| T1 |
75 |
13 |
0 |
3 |
| T2 |
5102 |
5006 |
0 |
3 |
| T3 |
65164 |
64409 |
0 |
3 |
| T4 |
25418 |
24427 |
0 |
3 |
| T5 |
87 |
20 |
0 |
3 |
| T6 |
88 |
13 |
0 |
3 |
| T7 |
91 |
20 |
0 |
3 |
| T8 |
119 |
28 |
0 |
3 |
| T9 |
1946 |
1868 |
0 |
3 |
| T10 |
99 |
20 |
0 |
3 |