Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2972212 |
2914685 |
0 |
0 |
| T1 |
123 |
32 |
0 |
0 |
| T2 |
5823 |
5733 |
0 |
0 |
| T3 |
9236 |
9143 |
0 |
0 |
| T4 |
313 |
250 |
0 |
0 |
| T5 |
14008 |
13906 |
0 |
0 |
| T6 |
6723 |
6592 |
0 |
0 |
| T7 |
103 |
22 |
0 |
0 |
| T8 |
112 |
22 |
0 |
0 |
| T9 |
93 |
24 |
0 |
0 |
| T10 |
24298 |
23537 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2972212 |
2911928 |
0 |
721 |
| T1 |
123 |
29 |
0 |
3 |
| T2 |
5823 |
5730 |
0 |
3 |
| T3 |
9236 |
9126 |
0 |
2 |
| T4 |
313 |
247 |
0 |
3 |
| T5 |
14008 |
13888 |
0 |
3 |
| T6 |
6723 |
6575 |
0 |
2 |
| T7 |
103 |
19 |
0 |
3 |
| T8 |
112 |
19 |
0 |
3 |
| T9 |
93 |
21 |
0 |
3 |
| T10 |
24298 |
23510 |
0 |
3 |