Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248 |
248 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3402412 |
3342219 |
0 |
0 |
| T1 |
91 |
27 |
0 |
0 |
| T2 |
17474 |
16816 |
0 |
0 |
| T3 |
115 |
25 |
0 |
0 |
| T4 |
44569 |
43716 |
0 |
0 |
| T5 |
33856 |
33767 |
0 |
0 |
| T6 |
17730 |
17016 |
0 |
0 |
| T7 |
90 |
21 |
0 |
0 |
| T8 |
1260 |
1200 |
0 |
0 |
| T9 |
98 |
30 |
0 |
0 |
| T10 |
80 |
18 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3402412 |
3339398 |
0 |
735 |
| T1 |
91 |
24 |
0 |
3 |
| T2 |
17474 |
16793 |
0 |
3 |
| T3 |
115 |
22 |
0 |
3 |
| T4 |
44569 |
43686 |
0 |
3 |
| T5 |
33856 |
33749 |
0 |
3 |
| T6 |
17730 |
16989 |
0 |
3 |
| T7 |
90 |
18 |
0 |
3 |
| T8 |
1260 |
1197 |
0 |
3 |
| T9 |
98 |
27 |
0 |
3 |
| T10 |
80 |
15 |
0 |
3 |