Line Coverage for Module :
prim_reg_cdc_arb ( parameter DataWidth=13,ResetVal=0,DstWrReq=0 + DataWidth=32,ResetVal=0,DstWrReq=0 + DataWidth=2,ResetVal=0,DstWrReq=0 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 299 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 283 |
1 |
1 |
| 284 |
1 |
1 |
| 299 |
|
unreachable |
Line Coverage for Module :
prim_reg_cdc_arb ( parameter DataWidth=32,ResetVal=0,DstWrReq=1 + DataWidth=1,ResetVal=0,DstWrReq=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 50 | 50 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 3 | 3 | 100.00 |
| ALWAYS | 121 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 135 | 1 | 1 | 100.00 |
| ALWAYS | 139 | 6 | 6 | 100.00 |
| ALWAYS | 155 | 10 | 10 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| ALWAYS | 187 | 19 | 19 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 243 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
| 114 |
1 |
1 |
| 121 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 135 |
1 |
1 |
| 139 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 183 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 195 |
1 |
1 |
| 197 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 210 |
1 |
1 |
| 211 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 216 |
1 |
1 |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 228 |
1 |
1 |
| 243 |
1 |
1 |
| 244 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc_arb ( parameter DataWidth=13,ResetVal=0,DstWrReq=0 + DataWidth=32,ResetVal=0,DstWrReq=0 + DataWidth=2,ResetVal=0,DstWrReq=0 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc_arb ( parameter DataWidth=32,ResetVal=0,DstWrReq=1 + DataWidth=1,ResetVal=0,DstWrReq=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 43 | 40 | 93.02 |
| Logical | 43 | 40 | 93.02 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 129
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 135
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 157
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 159
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 161
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 183
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 207
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
LINE 228
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T3 |
| 0 | 0 | 1 | Covered | T2,T3,T4 |
| 0 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 243
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 243
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_reg_cdc_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
22 |
95.65 |
| IF |
111 |
2 |
2 |
100.00 |
| IF |
121 |
4 |
4 |
100.00 |
| IF |
139 |
4 |
4 |
100.00 |
| IF |
155 |
6 |
6 |
100.00 |
| CASE |
197 |
7 |
6 |
85.71 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 111 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 121 if ((!rst_dst_ni))
-2-: 123 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 129 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 139 if ((!rst_dst_ni))
-2-: 141 if (gen_wr_req.dst_lat_d)
-3-: 143 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T2,T5,T6 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 155 if ((!rst_dst_ni))
-2-: 157 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 159 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 161 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 163 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T6 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 197 case (gen_wr_req.state_q)
-2-: 200 if (gen_wr_req.dst_req)
-3-: 204 if (dst_update)
-4-: 207 if ((dst_qs_o != dst_qs_i))
-5-: 217 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Module :
prim_reg_cdc_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
13825120 |
4971 |
0 |
1695 |
| T1 |
182 |
4 |
0 |
2 |
| T2 |
34948 |
27 |
0 |
2 |
| T3 |
230 |
4 |
0 |
2 |
| T4 |
133707 |
53 |
0 |
3 |
| T5 |
101568 |
28 |
0 |
3 |
| T6 |
53190 |
29 |
0 |
3 |
| T7 |
270 |
3 |
0 |
3 |
| T8 |
3780 |
3 |
0 |
3 |
| T9 |
294 |
4 |
0 |
3 |
| T10 |
240 |
1 |
0 |
3 |
| T11 |
9213 |
3 |
0 |
1 |
| T12 |
34689 |
5 |
0 |
1 |
| T14 |
0 |
18 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
85 |
0 |
0 |
1 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
13825120 |
5264 |
0 |
0 |
| T1 |
182 |
4 |
0 |
0 |
| T2 |
52422 |
30 |
0 |
0 |
| T3 |
345 |
4 |
0 |
0 |
| T4 |
133707 |
53 |
0 |
0 |
| T5 |
101568 |
29 |
0 |
0 |
| T6 |
53190 |
32 |
0 |
0 |
| T7 |
270 |
3 |
0 |
0 |
| T8 |
3780 |
3 |
0 |
0 |
| T9 |
294 |
4 |
0 |
0 |
| T10 |
240 |
1 |
0 |
0 |
| T11 |
9213 |
3 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
24 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_count_hi_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 50 | 43 | 86.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 3 | 3 | 100.00 |
| ALWAYS | 121 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 135 | 1 | 1 | 100.00 |
| ALWAYS | 139 | 6 | 5 | 83.33 |
| ALWAYS | 155 | 10 | 8 | 80.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| ALWAYS | 187 | 19 | 15 | 78.95 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 243 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
| 114 |
1 |
1 |
| 121 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 135 |
1 |
1 |
| 139 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 162 |
0 |
1 |
| 163 |
1 |
1 |
| 164 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 183 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 195 |
1 |
1 |
| 197 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
0 |
1 |
| 206 |
0 |
1 |
| 207 |
1 |
1 |
| 210 |
0 |
1 |
| 211 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 216 |
1 |
1 |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 228 |
1 |
1 |
| 243 |
1 |
1 |
| 244 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_count_hi_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 43 | 30 | 69.77 |
| Logical | 43 | 30 | 69.77 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
LINE 123
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 129
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 135
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T4,T5 |
LINE 157
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 159
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 161
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 183
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 207
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
LINE 228
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T3 |
| 0 | 0 | 1 | Not Covered | |
| 0 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 243
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 243
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_count_hi_cdc.u_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
17 |
73.91 |
| IF |
111 |
2 |
2 |
100.00 |
| IF |
121 |
4 |
4 |
100.00 |
| IF |
139 |
4 |
3 |
75.00 |
| IF |
155 |
6 |
4 |
66.67 |
| CASE |
197 |
7 |
4 |
57.14 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 111 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 121 if ((!rst_dst_ni))
-2-: 123 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 129 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T2,T4,T5 |
| 0 |
0 |
1 |
Covered |
T2,T4,T5 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 139 if ((!rst_dst_ni))
-2-: 141 if (gen_wr_req.dst_lat_d)
-3-: 143 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 155 if ((!rst_dst_ni))
-2-: 157 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 159 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 161 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 163 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
1 |
- |
Not Covered |
|
| 0 |
0 |
0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 197 case (gen_wr_req.state_q)
-2-: 200 if (gen_wr_req.dst_req)
-3-: 204 if (dst_update)
-4-: 207 if ((dst_qs_o != dst_qs_i))
-5-: 217 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
1 |
- |
- |
Not Covered |
|
| StIdle |
0 |
0 |
1 |
- |
Not Covered |
|
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_count_hi_cdc.u_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3456280 |
0 |
0 |
423 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3456280 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_count_lo_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 50 | 50 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 3 | 3 | 100.00 |
| ALWAYS | 121 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 135 | 1 | 1 | 100.00 |
| ALWAYS | 139 | 6 | 6 | 100.00 |
| ALWAYS | 155 | 10 | 10 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| ALWAYS | 187 | 19 | 19 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 243 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
| 114 |
1 |
1 |
| 121 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 135 |
1 |
1 |
| 139 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 183 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 195 |
1 |
1 |
| 197 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 210 |
1 |
1 |
| 211 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 216 |
1 |
1 |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 228 |
1 |
1 |
| 243 |
1 |
1 |
| 244 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_count_lo_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 43 | 40 | 93.02 |
| Logical | 43 | 40 | 93.02 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 129
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 135
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
LINE 157
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 159
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 161
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 183
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 207
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T2,T5,T6 |
LINE 228
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T3 |
| 0 | 0 | 1 | Covered | T2,T5,T6 |
| 0 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 243
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 243
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_count_lo_cdc.u_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
22 |
95.65 |
| IF |
111 |
2 |
2 |
100.00 |
| IF |
121 |
4 |
4 |
100.00 |
| IF |
139 |
4 |
4 |
100.00 |
| IF |
155 |
6 |
6 |
100.00 |
| CASE |
197 |
7 |
6 |
85.71 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 111 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 121 if ((!rst_dst_ni))
-2-: 123 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 129 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 139 if ((!rst_dst_ni))
-2-: 141 if (gen_wr_req.dst_lat_d)
-3-: 143 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T2,T5,T6 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 155 if ((!rst_dst_ni))
-2-: 157 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 159 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 161 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 163 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T6 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 197 case (gen_wr_req.state_q)
-2-: 200 if (gen_wr_req.dst_req)
-3-: 204 if (dst_update)
-4-: 207 if ((dst_qs_o != dst_qs_i))
-5-: 217 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
0 |
1 |
- |
Covered |
T2,T5,T6 |
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T4 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_count_lo_cdc.u_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3456280 |
3157 |
0 |
423 |
| T1 |
91 |
3 |
0 |
1 |
| T2 |
17474 |
18 |
0 |
1 |
| T3 |
115 |
3 |
0 |
1 |
| T4 |
44569 |
34 |
0 |
1 |
| T5 |
33856 |
19 |
0 |
1 |
| T6 |
17730 |
17 |
0 |
1 |
| T7 |
90 |
2 |
0 |
1 |
| T8 |
1260 |
2 |
0 |
1 |
| T9 |
98 |
3 |
0 |
1 |
| T10 |
80 |
0 |
0 |
1 |
| T11 |
0 |
3 |
0 |
0 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3456280 |
3290 |
0 |
0 |
| T1 |
91 |
3 |
0 |
0 |
| T2 |
17474 |
19 |
0 |
0 |
| T3 |
115 |
3 |
0 |
0 |
| T4 |
44569 |
34 |
0 |
0 |
| T5 |
33856 |
20 |
0 |
0 |
| T6 |
17730 |
18 |
0 |
0 |
| T7 |
90 |
2 |
0 |
0 |
| T8 |
1260 |
2 |
0 |
0 |
| T9 |
98 |
3 |
0 |
0 |
| T10 |
80 |
0 |
0 |
0 |
| T11 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 50 | 50 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 3 | 3 | 100.00 |
| ALWAYS | 121 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 135 | 1 | 1 | 100.00 |
| ALWAYS | 139 | 6 | 6 | 100.00 |
| ALWAYS | 155 | 10 | 10 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| ALWAYS | 187 | 19 | 19 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 243 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
| 114 |
1 |
1 |
| 121 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 135 |
1 |
1 |
| 139 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 183 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 195 |
1 |
1 |
| 197 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 210 |
1 |
1 |
| 211 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 216 |
1 |
1 |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 228 |
1 |
1 |
| 243 |
1 |
1 |
| 244 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 43 | 40 | 93.02 |
| Logical | 43 | 40 | 93.02 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 129
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 135
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T4,T5 |
LINE 157
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 159
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 161
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 183
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 207
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T12,T32 |
LINE 228
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T3 |
| 0 | 0 | 1 | Covered | T2,T12,T32 |
| 0 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 243
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 243
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T2,T4,T5 |
| 1 | Covered | T1,T2,T3 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
22 |
95.65 |
| IF |
111 |
2 |
2 |
100.00 |
| IF |
121 |
4 |
4 |
100.00 |
| IF |
139 |
4 |
4 |
100.00 |
| IF |
155 |
6 |
6 |
100.00 |
| CASE |
197 |
7 |
6 |
85.71 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 111 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 121 if ((!rst_dst_ni))
-2-: 123 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 129 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T2,T4,T5 |
| 0 |
0 |
1 |
Covered |
T2,T4,T5 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 139 if ((!rst_dst_ni))
-2-: 141 if (gen_wr_req.dst_lat_d)
-3-: 143 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T2,T12,T32 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 155 if ((!rst_dst_ni))
-2-: 157 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 159 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 161 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 163 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T6 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T12,T32 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 197 case (gen_wr_req.state_q)
-2-: 200 if (gen_wr_req.dst_req)
-3-: 204 if (dst_update)
-4-: 207 if ((dst_qs_o != dst_qs_i))
-5-: 217 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
1 |
- |
- |
Covered |
T4,T5,T6 |
| StIdle |
0 |
0 |
1 |
- |
Covered |
T2,T12,T32 |
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.u_reg.u_wdog_count_cdc.u_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3456280 |
539 |
0 |
426 |
| T4 |
44569 |
3 |
0 |
1 |
| T5 |
33856 |
1 |
0 |
1 |
| T6 |
17730 |
4 |
0 |
1 |
| T7 |
90 |
0 |
0 |
1 |
| T8 |
1260 |
0 |
0 |
1 |
| T9 |
98 |
0 |
0 |
1 |
| T10 |
80 |
0 |
0 |
1 |
| T11 |
9213 |
0 |
0 |
1 |
| T12 |
34689 |
5 |
0 |
1 |
| T14 |
0 |
18 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
85 |
0 |
0 |
1 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3456280 |
619 |
0 |
0 |
| T2 |
17474 |
1 |
0 |
0 |
| T3 |
115 |
0 |
0 |
0 |
| T4 |
44569 |
3 |
0 |
0 |
| T5 |
33856 |
1 |
0 |
0 |
| T6 |
17730 |
4 |
0 |
0 |
| T7 |
90 |
0 |
0 |
0 |
| T8 |
1260 |
0 |
0 |
0 |
| T9 |
98 |
0 |
0 |
0 |
| T10 |
80 |
0 |
0 |
0 |
| T11 |
9213 |
0 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
24 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 50 | 50 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 3 | 3 | 100.00 |
| ALWAYS | 121 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 135 | 1 | 1 | 100.00 |
| ALWAYS | 139 | 6 | 6 | 100.00 |
| ALWAYS | 155 | 10 | 10 | 100.00 |
| CONT_ASSIGN | 183 | 1 | 1 | 100.00 |
| ALWAYS | 187 | 19 | 19 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 243 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 244 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
| 114 |
1 |
1 |
| 121 |
1 |
1 |
| 122 |
1 |
1 |
| 123 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 135 |
1 |
1 |
| 139 |
1 |
1 |
| 140 |
1 |
1 |
| 141 |
1 |
1 |
| 142 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
| 159 |
1 |
1 |
| 160 |
1 |
1 |
| 161 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 183 |
1 |
1 |
| 187 |
1 |
1 |
| 188 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 195 |
1 |
1 |
| 197 |
1 |
1 |
| 199 |
1 |
1 |
| 200 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
| 204 |
1 |
1 |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 207 |
1 |
1 |
| 210 |
1 |
1 |
| 211 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 216 |
1 |
1 |
| 217 |
1 |
1 |
| 218 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 228 |
1 |
1 |
| 243 |
1 |
1 |
| 244 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 43 | 40 | 93.02 |
| Logical | 43 | 40 | 93.02 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d)
----------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T12,T32 |
| 1 | 1 | Covered | T2,T4,T12 |
LINE 129
EXPRESSION (dst_req_i && ((!gen_wr_req.dst_req_q)) && gen_wr_req.busy)
----1---- ------------2------------ -------3-------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | 1 | Covered | T2,T4,T12 |
LINE 135
EXPRESSION (gen_wr_req.dst_req_q | dst_req_i)
----------1--------- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T4,T12 |
LINE 157
EXPRESSION (gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack)
------------1------------ ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 159
EXPRESSION (gen_wr_req.dst_req && gen_wr_req.dst_lat_d)
---------1-------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T12,T32 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 161
EXPRESSION (((!gen_wr_req.dst_req)) && gen_wr_req.dst_lat_d)
-----------1----------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 183
EXPRESSION (((~gen_wr_req.busy)) & gen_wr_req.dst_req)
----------1--------- ---------2--------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T12 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 207
EXPRESSION (dst_qs_o != dst_qs_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T2,T3,T4 |
LINE 228
EXPRESSION (gen_wr_req.dst_hold_req | gen_wr_req.dst_lat_d | gen_wr_req.dst_lat_q)
-----------1----------- ----------2--------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T1,T2,T3 |
| 0 | 0 | 1 | Covered | T2,T3,T4 |
| 0 | 1 | 0 | Covered | T1,T2,T3 |
| 1 | 0 | 0 | Covered | T1,T2,T3 |
LINE 243
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelSwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 243
SUB-EXPRESSION (gen_wr_req.id_q == SelSwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 244
EXPRESSION (gen_wr_req.src_req & (gen_wr_req.id_q == SelHwReq))
---------1-------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 244
SUB-EXPRESSION (gen_wr_req.id_q == SelHwReq)
--------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
23 |
22 |
95.65 |
| IF |
111 |
2 |
2 |
100.00 |
| IF |
121 |
4 |
4 |
100.00 |
| IF |
139 |
4 |
4 |
100.00 |
| IF |
155 |
6 |
6 |
100.00 |
| CASE |
197 |
7 |
6 |
85.71 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 111 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 121 if ((!rst_dst_ni))
-2-: 123 if ((gen_wr_req.dst_req_q && gen_wr_req.dst_lat_d))
-3-: 129 if (((dst_req_i && (!gen_wr_req.dst_req_q)) && gen_wr_req.busy))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T2,T4,T12 |
| 0 |
0 |
1 |
Covered |
T2,T4,T12 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 139 if ((!rst_dst_ni))
-2-: 141 if (gen_wr_req.dst_lat_d)
-3-: 143 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
Covered |
T2,T6,T13 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 155 if ((!rst_dst_ni))
-2-: 157 if ((gen_wr_req.dst_update_req && gen_wr_req.dst_update_ack))
-3-: 159 if ((gen_wr_req.dst_req && gen_wr_req.dst_lat_d))
-4-: 161 if (((!gen_wr_req.dst_req) && gen_wr_req.dst_lat_d))
-5-: 163 if (gen_wr_req.dst_lat_q)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| 1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
| 0 |
0 |
0 |
0 |
1 |
Covered |
T2,T6,T13 |
| 0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 197 case (gen_wr_req.state_q)
-2-: 200 if (gen_wr_req.dst_req)
-3-: 204 if (dst_update)
-4-: 207 if ((dst_qs_o != dst_qs_i))
-5-: 217 if (gen_wr_req.dst_update_ack)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests |
| StIdle |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
1 |
- |
- |
Covered |
T1,T2,T3 |
| StIdle |
0 |
0 |
1 |
- |
Covered |
T2,T3,T4 |
| StIdle |
0 |
0 |
0 |
- |
Covered |
T1,T2,T4 |
| StWait |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StWait |
- |
- |
- |
0 |
Covered |
T1,T2,T3 |
| default |
- |
- |
- |
- |
Not Covered |
|
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_cause_cdc.u_arb
Assertion Details
gen_wr_req.DstUpdateReqCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3456280 |
1275 |
0 |
423 |
| T1 |
91 |
1 |
0 |
1 |
| T2 |
17474 |
9 |
0 |
1 |
| T3 |
115 |
1 |
0 |
1 |
| T4 |
44569 |
16 |
0 |
1 |
| T5 |
33856 |
8 |
0 |
1 |
| T6 |
17730 |
8 |
0 |
1 |
| T7 |
90 |
1 |
0 |
1 |
| T8 |
1260 |
1 |
0 |
1 |
| T9 |
98 |
1 |
0 |
1 |
| T10 |
80 |
1 |
0 |
1 |
gen_wr_req.HwIdSelCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3456280 |
1355 |
0 |
0 |
| T1 |
91 |
1 |
0 |
0 |
| T2 |
17474 |
10 |
0 |
0 |
| T3 |
115 |
1 |
0 |
0 |
| T4 |
44569 |
16 |
0 |
0 |
| T5 |
33856 |
8 |
0 |
0 |
| T6 |
17730 |
10 |
0 |
0 |
| T7 |
90 |
1 |
0 |
0 |
| T8 |
1260 |
1 |
0 |
0 |
| T9 |
98 |
1 |
0 |
0 |
| T10 |
80 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 299 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 283 |
1 |
1 |
| 284 |
1 |
1 |
| 299 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_ctrl_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_thold_hi_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 299 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 283 |
1 |
1 |
| 284 |
1 |
1 |
| 299 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_thold_hi_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_thold_lo_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 299 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 283 |
1 |
1 |
| 284 |
1 |
1 |
| 299 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_thold_lo_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 299 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 283 |
1 |
1 |
| 284 |
1 |
1 |
| 299 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_ctrl_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 299 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 283 |
1 |
1 |
| 284 |
1 |
1 |
| 299 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bark_thold_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 100 | 0 | 0 | |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 284 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 299 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 100 |
|
unreachable |
| 283 |
1 |
1 |
| 284 |
1 |
1 |
| 299 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_wdog_bite_thold_cdc.u_arb
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 100
EXPRESSION (dst_update_i & (dst_qs_o != dst_ds_i))
------1----- -----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 100
SUB-EXPRESSION (dst_qs_o != dst_ds_i)
-----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |