Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
250 |
250 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3431746 |
3373548 |
0 |
0 |
| T1 |
110 |
18 |
0 |
0 |
| T2 |
62039 |
61459 |
0 |
0 |
| T3 |
90 |
14 |
0 |
0 |
| T4 |
34106 |
33989 |
0 |
0 |
| T5 |
9343 |
9268 |
0 |
0 |
| T6 |
11776 |
11690 |
0 |
0 |
| T7 |
742 |
675 |
0 |
0 |
| T8 |
110 |
21 |
0 |
0 |
| T9 |
18001 |
17882 |
0 |
0 |
| T10 |
82 |
27 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3431746 |
3370567 |
0 |
738 |
| T1 |
110 |
15 |
0 |
3 |
| T2 |
62039 |
61435 |
0 |
3 |
| T3 |
90 |
11 |
0 |
3 |
| T4 |
34106 |
33971 |
0 |
3 |
| T5 |
9343 |
9265 |
0 |
3 |
| T6 |
11776 |
11687 |
0 |
3 |
| T7 |
742 |
672 |
0 |
3 |
| T8 |
110 |
18 |
0 |
3 |
| T9 |
18001 |
17864 |
0 |
3 |
| T10 |
82 |
24 |
0 |
3 |