Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
251 |
251 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2994665 |
2938776 |
0 |
0 |
| T1 |
18704 |
17982 |
0 |
0 |
| T2 |
6640 |
6565 |
0 |
0 |
| T3 |
71 |
20 |
0 |
0 |
| T4 |
85 |
23 |
0 |
0 |
| T5 |
119 |
22 |
0 |
0 |
| T6 |
80 |
21 |
0 |
0 |
| T7 |
105 |
23 |
0 |
0 |
| T8 |
91 |
18 |
0 |
0 |
| T9 |
88 |
26 |
0 |
0 |
| T10 |
15417 |
14782 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2994665 |
2935892 |
0 |
742 |
| T1 |
18704 |
17952 |
0 |
3 |
| T2 |
6640 |
6562 |
0 |
3 |
| T3 |
71 |
17 |
0 |
3 |
| T4 |
85 |
20 |
0 |
3 |
| T5 |
119 |
19 |
0 |
3 |
| T6 |
80 |
18 |
0 |
3 |
| T7 |
105 |
20 |
0 |
3 |
| T8 |
91 |
15 |
0 |
3 |
| T9 |
88 |
23 |
0 |
3 |
| T10 |
15417 |
14756 |
0 |
3 |