Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3228358 |
3172510 |
0 |
0 |
| T1 |
3073 |
3018 |
0 |
0 |
| T2 |
79 |
15 |
0 |
0 |
| T3 |
85037 |
84880 |
0 |
0 |
| T4 |
1489 |
6 |
0 |
0 |
| T5 |
42756 |
41745 |
0 |
0 |
| T6 |
109220 |
109095 |
0 |
0 |
| T7 |
13581 |
13490 |
0 |
0 |
| T8 |
59478 |
58958 |
0 |
0 |
| T9 |
87 |
28 |
0 |
0 |
| T10 |
90 |
20 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3228358 |
3169610 |
0 |
722 |
| T1 |
3073 |
3015 |
0 |
3 |
| T2 |
79 |
12 |
0 |
3 |
| T3 |
85037 |
84847 |
0 |
3 |
| T4 |
1489 |
0 |
0 |
3 |
| T5 |
42756 |
41712 |
0 |
3 |
| T6 |
109220 |
109062 |
0 |
3 |
| T7 |
13581 |
13472 |
0 |
3 |
| T8 |
59478 |
58939 |
0 |
3 |
| T9 |
87 |
25 |
0 |
3 |
| T10 |
90 |
17 |
0 |
3 |
| T11 |
0 |
7985 |
0 |
0 |