Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3367925 |
3312557 |
0 |
0 |
| T1 |
8536 |
8429 |
0 |
0 |
| T2 |
100 |
18 |
0 |
0 |
| T3 |
13175 |
13062 |
0 |
0 |
| T4 |
40380 |
39562 |
0 |
0 |
| T5 |
2038 |
1971 |
0 |
0 |
| T6 |
18441 |
18321 |
0 |
0 |
| T7 |
19697 |
18985 |
0 |
0 |
| T8 |
4135 |
3549 |
0 |
0 |
| T9 |
20037 |
18981 |
0 |
0 |
| T10 |
103 |
22 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3367925 |
3309739 |
0 |
728 |
| T1 |
8536 |
8412 |
0 |
3 |
| T2 |
100 |
15 |
0 |
3 |
| T3 |
13175 |
13044 |
0 |
3 |
| T4 |
40380 |
39537 |
0 |
3 |
| T5 |
2038 |
1968 |
0 |
3 |
| T6 |
18441 |
18289 |
0 |
2 |
| T7 |
19697 |
18955 |
0 |
3 |
| T8 |
4135 |
3525 |
0 |
3 |
| T9 |
20037 |
18945 |
0 |
3 |
| T10 |
103 |
19 |
0 |
3 |