Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
250 |
250 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3532427 |
3474391 |
0 |
0 |
| T1 |
928 |
833 |
0 |
0 |
| T2 |
7769 |
7698 |
0 |
0 |
| T3 |
3941 |
3849 |
0 |
0 |
| T4 |
4426 |
4262 |
0 |
0 |
| T5 |
10821 |
10733 |
0 |
0 |
| T6 |
2565 |
2507 |
0 |
0 |
| T7 |
31281 |
30790 |
0 |
0 |
| T8 |
12110 |
12004 |
0 |
0 |
| T9 |
90 |
26 |
0 |
0 |
| T11 |
795 |
11 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3532427 |
3471499 |
0 |
737 |
| T1 |
928 |
830 |
0 |
3 |
| T2 |
7769 |
7695 |
0 |
3 |
| T3 |
3941 |
3846 |
0 |
3 |
| T4 |
4426 |
4230 |
0 |
2 |
| T5 |
10821 |
10730 |
0 |
3 |
| T6 |
2565 |
2504 |
0 |
3 |
| T7 |
31281 |
30771 |
0 |
3 |
| T8 |
12110 |
11989 |
0 |
3 |
| T9 |
90 |
23 |
0 |
3 |
| T11 |
795 |
2 |
0 |
3 |