Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
246 |
246 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3334472 |
3275018 |
0 |
0 |
| T1 |
15696 |
14944 |
0 |
0 |
| T2 |
31608 |
30674 |
0 |
0 |
| T3 |
18369 |
17812 |
0 |
0 |
| T4 |
135192 |
135049 |
0 |
0 |
| T5 |
103 |
16 |
0 |
0 |
| T6 |
105 |
18 |
0 |
0 |
| T7 |
121 |
25 |
0 |
0 |
| T8 |
18528 |
18448 |
0 |
0 |
| T9 |
56241 |
55452 |
0 |
0 |
| T10 |
1973 |
1886 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3334472 |
3272080 |
0 |
728 |
| T1 |
15696 |
14915 |
0 |
3 |
| T2 |
31608 |
30635 |
0 |
3 |
| T3 |
18369 |
17791 |
0 |
3 |
| T4 |
135192 |
135016 |
0 |
3 |
| T5 |
103 |
13 |
0 |
3 |
| T6 |
105 |
15 |
0 |
3 |
| T7 |
121 |
22 |
0 |
3 |
| T8 |
18528 |
18431 |
0 |
2 |
| T9 |
56241 |
55425 |
0 |
3 |
| T10 |
1973 |
1883 |
0 |
3 |