Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
250 |
250 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3936843 |
3876773 |
0 |
0 |
| T1 |
20161 |
19306 |
0 |
0 |
| T2 |
6249 |
5517 |
0 |
0 |
| T3 |
64704 |
63720 |
0 |
0 |
| T4 |
120 |
24 |
0 |
0 |
| T5 |
77 |
22 |
0 |
0 |
| T6 |
43568 |
43429 |
0 |
0 |
| T7 |
17589 |
16757 |
0 |
0 |
| T8 |
88 |
25 |
0 |
0 |
| T9 |
111 |
17 |
0 |
0 |
| T10 |
44266 |
43379 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3936843 |
3873774 |
0 |
746 |
| T1 |
20161 |
19276 |
0 |
3 |
| T2 |
6249 |
5490 |
0 |
3 |
| T3 |
64704 |
63691 |
0 |
3 |
| T4 |
120 |
21 |
0 |
3 |
| T5 |
77 |
19 |
0 |
3 |
| T6 |
43568 |
43400 |
0 |
3 |
| T7 |
17589 |
16730 |
0 |
3 |
| T8 |
88 |
22 |
0 |
3 |
| T9 |
111 |
14 |
0 |
3 |
| T10 |
44266 |
43350 |
0 |
3 |