Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3522472 |
3462140 |
0 |
0 |
| T1 |
131604 |
131469 |
0 |
0 |
| T2 |
82 |
19 |
0 |
0 |
| T3 |
57277 |
56310 |
0 |
0 |
| T4 |
95 |
16 |
0 |
0 |
| T5 |
115 |
16 |
0 |
0 |
| T6 |
94 |
29 |
0 |
0 |
| T7 |
4904 |
4854 |
0 |
0 |
| T8 |
5730 |
5637 |
0 |
0 |
| T9 |
3349 |
3284 |
0 |
0 |
| T10 |
83 |
15 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3522472 |
3459102 |
0 |
729 |
| T1 |
131604 |
131439 |
0 |
3 |
| T2 |
82 |
16 |
0 |
3 |
| T3 |
57277 |
56274 |
0 |
3 |
| T4 |
95 |
13 |
0 |
3 |
| T5 |
115 |
13 |
0 |
3 |
| T6 |
94 |
26 |
0 |
3 |
| T7 |
4904 |
4851 |
0 |
3 |
| T8 |
5730 |
5634 |
0 |
3 |
| T9 |
3349 |
3281 |
0 |
3 |
| T10 |
83 |
12 |
0 |
3 |