Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
250 |
250 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3066602 |
3009004 |
0 |
0 |
| T1 |
26270 |
26145 |
0 |
0 |
| T2 |
266 |
201 |
0 |
0 |
| T3 |
73 |
21 |
0 |
0 |
| T4 |
2780 |
2684 |
0 |
0 |
| T5 |
9818 |
9729 |
0 |
0 |
| T6 |
113 |
26 |
0 |
0 |
| T7 |
93923 |
93744 |
0 |
0 |
| T8 |
118 |
18 |
0 |
0 |
| T9 |
33199 |
33049 |
0 |
0 |
| T10 |
5710 |
5658 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3066602 |
3006059 |
0 |
735 |
| T1 |
26270 |
26116 |
0 |
2 |
| T2 |
266 |
198 |
0 |
3 |
| T3 |
73 |
18 |
0 |
3 |
| T4 |
2780 |
2681 |
0 |
3 |
| T5 |
9818 |
9726 |
0 |
3 |
| T6 |
113 |
23 |
0 |
3 |
| T7 |
93923 |
93711 |
0 |
3 |
| T8 |
118 |
15 |
0 |
3 |
| T9 |
33199 |
33019 |
0 |
3 |
| T10 |
5710 |
5655 |
0 |
3 |