Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
249 |
249 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3935674 |
3878040 |
0 |
0 |
| T1 |
15018 |
14875 |
0 |
0 |
| T2 |
5267 |
5196 |
0 |
0 |
| T3 |
118 |
23 |
0 |
0 |
| T4 |
1543 |
2 |
0 |
0 |
| T5 |
60910 |
60503 |
0 |
0 |
| T6 |
95 |
22 |
0 |
0 |
| T7 |
12668 |
12592 |
0 |
0 |
| T8 |
97 |
21 |
0 |
0 |
| T9 |
66894 |
66040 |
0 |
0 |
| T10 |
1021 |
925 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3935674 |
3875095 |
0 |
734 |
| T1 |
15018 |
14842 |
0 |
3 |
| T2 |
5267 |
5193 |
0 |
3 |
| T3 |
118 |
20 |
0 |
3 |
| T5 |
60910 |
60485 |
0 |
3 |
| T6 |
95 |
19 |
0 |
3 |
| T7 |
12668 |
12577 |
0 |
3 |
| T8 |
97 |
18 |
0 |
3 |
| T9 |
66894 |
66004 |
0 |
3 |
| T10 |
1021 |
922 |
0 |
3 |
| T11 |
803 |
353 |
0 |
3 |