Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
246 |
246 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3074292 |
3017306 |
0 |
0 |
| T1 |
80 |
18 |
0 |
0 |
| T2 |
92 |
16 |
0 |
0 |
| T3 |
86 |
26 |
0 |
0 |
| T4 |
94 |
20 |
0 |
0 |
| T5 |
74 |
18 |
0 |
0 |
| T6 |
98 |
18 |
0 |
0 |
| T7 |
92 |
21 |
0 |
0 |
| T8 |
96 |
17 |
0 |
0 |
| T9 |
92 |
20 |
0 |
0 |
| T11 |
802 |
2 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3074292 |
3014583 |
0 |
724 |
| T1 |
80 |
15 |
0 |
3 |
| T2 |
92 |
13 |
0 |
3 |
| T3 |
86 |
23 |
0 |
3 |
| T4 |
94 |
17 |
0 |
3 |
| T5 |
74 |
15 |
0 |
3 |
| T6 |
98 |
15 |
0 |
3 |
| T7 |
92 |
18 |
0 |
3 |
| T8 |
96 |
14 |
0 |
3 |
| T9 |
92 |
17 |
0 |
3 |
| T10 |
0 |
29568 |
0 |
0 |
| T11 |
802 |
0 |
0 |
2 |