Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
246 |
246 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3006623 |
2950379 |
0 |
0 |
| T1 |
33113 |
32121 |
0 |
0 |
| T2 |
61723 |
61607 |
0 |
0 |
| T3 |
112 |
23 |
0 |
0 |
| T4 |
13259 |
13125 |
0 |
0 |
| T5 |
74 |
20 |
0 |
0 |
| T6 |
106 |
19 |
0 |
0 |
| T7 |
96755 |
96034 |
0 |
0 |
| T8 |
1191 |
1106 |
0 |
0 |
| T9 |
23200 |
23105 |
0 |
0 |
| T10 |
86 |
18 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3006623 |
2947650 |
0 |
730 |
| T1 |
33113 |
32085 |
0 |
3 |
| T2 |
61723 |
61574 |
0 |
3 |
| T3 |
112 |
20 |
0 |
3 |
| T4 |
13259 |
13107 |
0 |
3 |
| T5 |
74 |
17 |
0 |
3 |
| T6 |
106 |
16 |
0 |
3 |
| T7 |
96755 |
96007 |
0 |
3 |
| T8 |
1191 |
1103 |
0 |
3 |
| T9 |
23200 |
23087 |
0 |
3 |
| T10 |
86 |
15 |
0 |
3 |