Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
246 |
246 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2654163 |
2598201 |
0 |
0 |
| T1 |
112 |
18 |
0 |
0 |
| T2 |
2636 |
2524 |
0 |
0 |
| T3 |
105 |
18 |
0 |
0 |
| T4 |
1558 |
17 |
0 |
0 |
| T5 |
4419 |
4324 |
0 |
0 |
| T6 |
9297 |
9241 |
0 |
0 |
| T7 |
94 |
17 |
0 |
0 |
| T8 |
1400 |
1302 |
0 |
0 |
| T9 |
6043 |
5962 |
0 |
0 |
| T10 |
124 |
27 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2654163 |
2595510 |
0 |
725 |
| T1 |
112 |
15 |
0 |
3 |
| T2 |
2636 |
2516 |
0 |
2 |
| T3 |
105 |
15 |
0 |
3 |
| T4 |
1558 |
2 |
0 |
3 |
| T5 |
4419 |
4321 |
0 |
3 |
| T6 |
9297 |
9238 |
0 |
3 |
| T7 |
94 |
14 |
0 |
3 |
| T8 |
1400 |
1299 |
0 |
3 |
| T9 |
6043 |
5959 |
0 |
3 |
| T10 |
124 |
24 |
0 |
3 |