Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
244 |
244 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3133309 |
3077943 |
0 |
0 |
| T1 |
125327 |
125207 |
0 |
0 |
| T2 |
53855 |
53715 |
0 |
0 |
| T3 |
43000 |
42054 |
0 |
0 |
| T4 |
13720 |
13626 |
0 |
0 |
| T5 |
47219 |
46754 |
0 |
0 |
| T6 |
71 |
17 |
0 |
0 |
| T7 |
1667 |
1594 |
0 |
0 |
| T8 |
40308 |
39678 |
0 |
0 |
| T9 |
5789 |
5715 |
0 |
0 |
| T10 |
113 |
27 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3133309 |
3075087 |
0 |
720 |
| T1 |
125327 |
125174 |
0 |
3 |
| T2 |
53855 |
53682 |
0 |
3 |
| T3 |
43000 |
42021 |
0 |
3 |
| T4 |
13720 |
13608 |
0 |
3 |
| T5 |
47219 |
46733 |
0 |
3 |
| T6 |
71 |
14 |
0 |
3 |
| T7 |
1667 |
1591 |
0 |
3 |
| T8 |
40308 |
39656 |
0 |
3 |
| T9 |
5789 |
5712 |
0 |
3 |
| T10 |
113 |
24 |
0 |
3 |