Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3740949 |
3683850 |
0 |
0 |
| T1 |
126 |
27 |
0 |
0 |
| T2 |
79 |
18 |
0 |
0 |
| T3 |
60650 |
60518 |
0 |
0 |
| T4 |
6536 |
6426 |
0 |
0 |
| T5 |
141149 |
140666 |
0 |
0 |
| T6 |
78963 |
78317 |
0 |
0 |
| T7 |
53436 |
53288 |
0 |
0 |
| T8 |
1174 |
325 |
0 |
0 |
| T9 |
143 |
44 |
0 |
0 |
| T10 |
24941 |
24085 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3740949 |
3681007 |
0 |
732 |
| T1 |
126 |
24 |
0 |
3 |
| T2 |
79 |
15 |
0 |
3 |
| T3 |
60650 |
60488 |
0 |
3 |
| T4 |
6536 |
6409 |
0 |
2 |
| T5 |
141149 |
140648 |
0 |
3 |
| T6 |
78963 |
78292 |
0 |
3 |
| T7 |
53436 |
53255 |
0 |
3 |
| T8 |
1174 |
295 |
0 |
3 |
| T9 |
143 |
41 |
0 |
3 |
| T10 |
24941 |
24061 |
0 |
3 |