Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
250 |
250 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3001980 |
2942680 |
0 |
0 |
| T1 |
69 |
17 |
0 |
0 |
| T2 |
10886 |
10807 |
0 |
0 |
| T3 |
103 |
37 |
0 |
0 |
| T4 |
95 |
32 |
0 |
0 |
| T5 |
105 |
18 |
0 |
0 |
| T6 |
5739 |
5664 |
0 |
0 |
| T7 |
31287 |
30546 |
0 |
0 |
| T8 |
21326 |
20766 |
0 |
0 |
| T9 |
50498 |
50393 |
0 |
0 |
| T10 |
4368 |
4270 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3001980 |
2939715 |
0 |
742 |
| T1 |
69 |
14 |
0 |
3 |
| T2 |
10886 |
10804 |
0 |
3 |
| T3 |
103 |
34 |
0 |
3 |
| T4 |
95 |
29 |
0 |
3 |
| T5 |
105 |
15 |
0 |
3 |
| T6 |
5739 |
5661 |
0 |
3 |
| T7 |
31287 |
30519 |
0 |
3 |
| T8 |
21326 |
20746 |
0 |
3 |
| T9 |
50498 |
50360 |
0 |
3 |
| T10 |
4368 |
4267 |
0 |
3 |