Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248 |
248 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3321329 |
3265133 |
0 |
0 |
| T1 |
11731 |
11663 |
0 |
0 |
| T2 |
25490 |
25414 |
0 |
0 |
| T3 |
38875 |
38777 |
0 |
0 |
| T4 |
55141 |
54541 |
0 |
0 |
| T5 |
72078 |
71353 |
0 |
0 |
| T6 |
108 |
35 |
0 |
0 |
| T7 |
69025 |
68925 |
0 |
0 |
| T8 |
5473 |
5369 |
0 |
0 |
| T9 |
7802 |
7712 |
0 |
0 |
| T10 |
58004 |
57919 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3321329 |
3262192 |
0 |
731 |
| T1 |
11731 |
11660 |
0 |
3 |
| T2 |
25490 |
25381 |
0 |
3 |
| T3 |
38875 |
38759 |
0 |
3 |
| T4 |
55141 |
54518 |
0 |
3 |
| T5 |
72078 |
71323 |
0 |
3 |
| T6 |
108 |
32 |
0 |
3 |
| T7 |
69025 |
68892 |
0 |
3 |
| T8 |
5473 |
5352 |
0 |
2 |
| T9 |
7802 |
7709 |
0 |
3 |
| T10 |
58004 |
57895 |
0 |
3 |