Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3467480 |
3409743 |
0 |
0 |
| T1 |
102 |
18 |
0 |
0 |
| T2 |
19370 |
18453 |
0 |
0 |
| T3 |
101 |
27 |
0 |
0 |
| T4 |
9851 |
9776 |
0 |
0 |
| T5 |
34301 |
33529 |
0 |
0 |
| T6 |
87 |
22 |
0 |
0 |
| T7 |
106 |
26 |
0 |
0 |
| T8 |
1287 |
751 |
0 |
0 |
| T9 |
7591 |
7515 |
0 |
0 |
| T10 |
117 |
19 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3467480 |
3406865 |
0 |
722 |
| T1 |
102 |
15 |
0 |
3 |
| T2 |
19370 |
18417 |
0 |
3 |
| T3 |
101 |
24 |
0 |
3 |
| T4 |
9851 |
9773 |
0 |
3 |
| T5 |
34301 |
33502 |
0 |
3 |
| T6 |
87 |
19 |
0 |
3 |
| T7 |
106 |
23 |
0 |
3 |
| T8 |
1287 |
733 |
0 |
3 |
| T9 |
7591 |
7512 |
0 |
3 |
| T10 |
117 |
16 |
0 |
3 |