Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
246 |
246 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3407863 |
3350758 |
0 |
0 |
| T1 |
108 |
16 |
0 |
0 |
| T2 |
112 |
19 |
0 |
0 |
| T3 |
85 |
21 |
0 |
0 |
| T4 |
77 |
22 |
0 |
0 |
| T5 |
105 |
19 |
0 |
0 |
| T6 |
16070 |
15494 |
0 |
0 |
| T7 |
39549 |
38709 |
0 |
0 |
| T8 |
48083 |
48007 |
0 |
0 |
| T9 |
4477 |
4413 |
0 |
0 |
| T10 |
24442 |
23864 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3407863 |
3347949 |
0 |
726 |
| T1 |
108 |
13 |
0 |
3 |
| T2 |
112 |
16 |
0 |
3 |
| T3 |
85 |
18 |
0 |
3 |
| T4 |
77 |
19 |
0 |
3 |
| T5 |
105 |
16 |
0 |
3 |
| T6 |
16070 |
15473 |
0 |
3 |
| T7 |
39549 |
38673 |
0 |
3 |
| T8 |
48083 |
47974 |
0 |
3 |
| T9 |
4477 |
4395 |
0 |
3 |
| T10 |
24442 |
23841 |
0 |
3 |