Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248 |
248 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3459212 |
3404190 |
0 |
0 |
| T1 |
65374 |
65282 |
0 |
0 |
| T2 |
18330 |
17561 |
0 |
0 |
| T3 |
12940 |
12837 |
0 |
0 |
| T4 |
75 |
19 |
0 |
0 |
| T5 |
3128 |
3045 |
0 |
0 |
| T6 |
6126 |
6042 |
0 |
0 |
| T7 |
31528 |
30915 |
0 |
0 |
| T8 |
67 |
17 |
0 |
0 |
| T9 |
1256 |
1175 |
0 |
0 |
| T10 |
84 |
20 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3459212 |
3401375 |
0 |
729 |
| T1 |
65374 |
65249 |
0 |
3 |
| T2 |
18330 |
17531 |
0 |
3 |
| T3 |
12940 |
12804 |
0 |
3 |
| T4 |
75 |
16 |
0 |
3 |
| T5 |
3128 |
3042 |
0 |
3 |
| T6 |
6126 |
6039 |
0 |
3 |
| T7 |
31528 |
30893 |
0 |
3 |
| T8 |
67 |
14 |
0 |
3 |
| T9 |
1256 |
1172 |
0 |
3 |
| T10 |
84 |
17 |
0 |
3 |