Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
241 |
241 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3205876 |
3150590 |
0 |
0 |
| T1 |
92 |
23 |
0 |
0 |
| T2 |
97 |
18 |
0 |
0 |
| T3 |
95 |
36 |
0 |
0 |
| T4 |
32111 |
31461 |
0 |
0 |
| T5 |
48840 |
48293 |
0 |
0 |
| T6 |
1642 |
1575 |
0 |
0 |
| T7 |
115 |
23 |
0 |
0 |
| T8 |
63804 |
63023 |
0 |
0 |
| T9 |
9480 |
9413 |
0 |
0 |
| T10 |
28224 |
27423 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3205876 |
3147823 |
0 |
717 |
| T1 |
92 |
20 |
0 |
3 |
| T2 |
97 |
15 |
0 |
3 |
| T3 |
95 |
33 |
0 |
3 |
| T4 |
32111 |
31437 |
0 |
3 |
| T5 |
48840 |
48266 |
0 |
3 |
| T6 |
1642 |
1572 |
0 |
3 |
| T7 |
115 |
20 |
0 |
3 |
| T8 |
63804 |
62993 |
0 |
3 |
| T9 |
9480 |
9396 |
0 |
2 |
| T10 |
28224 |
27396 |
0 |
3 |