Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
249 |
249 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3394718 |
3334864 |
0 |
0 |
| T1 |
69 |
14 |
0 |
0 |
| T2 |
765 |
701 |
0 |
0 |
| T3 |
78 |
26 |
0 |
0 |
| T4 |
76 |
22 |
0 |
0 |
| T5 |
33162 |
33098 |
0 |
0 |
| T6 |
104 |
16 |
0 |
0 |
| T7 |
140 |
43 |
0 |
0 |
| T8 |
15263 |
15156 |
0 |
0 |
| T9 |
95 |
31 |
0 |
0 |
| T10 |
71 |
17 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3394718 |
3331936 |
0 |
734 |
| T1 |
69 |
11 |
0 |
3 |
| T2 |
765 |
698 |
0 |
3 |
| T3 |
78 |
23 |
0 |
3 |
| T4 |
76 |
19 |
0 |
3 |
| T5 |
33162 |
33065 |
0 |
3 |
| T6 |
104 |
13 |
0 |
3 |
| T7 |
140 |
40 |
0 |
3 |
| T8 |
15263 |
15130 |
0 |
2 |
| T9 |
95 |
28 |
0 |
3 |
| T10 |
71 |
14 |
0 |
3 |