Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
243 |
243 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3790461 |
3733549 |
0 |
0 |
| T1 |
114 |
18 |
0 |
0 |
| T2 |
26787 |
26061 |
0 |
0 |
| T3 |
8261 |
8165 |
0 |
0 |
| T4 |
107 |
31 |
0 |
0 |
| T5 |
7677 |
7579 |
0 |
0 |
| T6 |
118 |
18 |
0 |
0 |
| T7 |
102 |
21 |
0 |
0 |
| T8 |
112 |
24 |
0 |
0 |
| T9 |
3793 |
3743 |
0 |
0 |
| T10 |
114 |
20 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3790461 |
3730648 |
0 |
712 |
| T1 |
114 |
15 |
0 |
3 |
| T2 |
26787 |
26034 |
0 |
3 |
| T3 |
8261 |
8162 |
0 |
3 |
| T4 |
107 |
28 |
0 |
3 |
| T5 |
7677 |
7561 |
0 |
3 |
| T6 |
118 |
15 |
0 |
3 |
| T7 |
102 |
18 |
0 |
3 |
| T8 |
112 |
21 |
0 |
3 |
| T9 |
3793 |
3740 |
0 |
3 |
| T10 |
114 |
17 |
0 |
3 |