Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
251 |
251 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2930617 |
2873174 |
0 |
0 |
| T1 |
26641 |
25849 |
0 |
0 |
| T2 |
5420 |
5349 |
0 |
0 |
| T3 |
31823 |
31083 |
0 |
0 |
| T4 |
7922 |
7866 |
0 |
0 |
| T5 |
10730 |
10646 |
0 |
0 |
| T6 |
98 |
25 |
0 |
0 |
| T7 |
18732 |
18016 |
0 |
0 |
| T8 |
79 |
15 |
0 |
0 |
| T9 |
106 |
24 |
0 |
0 |
| T10 |
11160 |
10424 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2930617 |
2870227 |
0 |
733 |
| T1 |
26641 |
25818 |
0 |
3 |
| T2 |
5420 |
5346 |
0 |
3 |
| T3 |
31823 |
31056 |
0 |
3 |
| T4 |
7922 |
7848 |
0 |
3 |
| T5 |
10730 |
10613 |
0 |
3 |
| T6 |
98 |
22 |
0 |
3 |
| T7 |
18732 |
17992 |
0 |
3 |
| T8 |
79 |
12 |
0 |
3 |
| T9 |
106 |
21 |
0 |
3 |
| T10 |
11160 |
10397 |
0 |
3 |