Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
242 |
242 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3476140 |
3419856 |
0 |
0 |
| T1 |
114 |
18 |
0 |
0 |
| T2 |
7265 |
7167 |
0 |
0 |
| T3 |
19866 |
19004 |
0 |
0 |
| T4 |
83 |
33 |
0 |
0 |
| T5 |
2052 |
1959 |
0 |
0 |
| T6 |
5226 |
5132 |
0 |
0 |
| T7 |
90 |
18 |
0 |
0 |
| T8 |
4615 |
4533 |
0 |
0 |
| T9 |
98 |
18 |
0 |
0 |
| T10 |
14811 |
14138 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3476140 |
3417119 |
0 |
710 |
| T1 |
114 |
15 |
0 |
3 |
| T2 |
7265 |
7164 |
0 |
3 |
| T3 |
19866 |
18973 |
0 |
3 |
| T4 |
83 |
30 |
0 |
3 |
| T5 |
2052 |
1956 |
0 |
3 |
| T6 |
5226 |
5129 |
0 |
3 |
| T7 |
90 |
15 |
0 |
3 |
| T8 |
4615 |
4516 |
0 |
2 |
| T9 |
98 |
15 |
0 |
3 |
| T10 |
14811 |
14118 |
0 |
3 |