Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3006707 |
2952198 |
0 |
0 |
| T1 |
120 |
21 |
0 |
0 |
| T2 |
14332 |
13666 |
0 |
0 |
| T3 |
10034 |
9937 |
0 |
0 |
| T4 |
1463 |
2 |
0 |
0 |
| T5 |
125 |
40 |
0 |
0 |
| T6 |
26264 |
26154 |
0 |
0 |
| T7 |
82 |
17 |
0 |
0 |
| T8 |
10507 |
10432 |
0 |
0 |
| T9 |
16497 |
16024 |
0 |
0 |
| T10 |
110 |
30 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3006707 |
2949425 |
0 |
726 |
| T1 |
120 |
18 |
0 |
3 |
| T2 |
14332 |
13639 |
0 |
3 |
| T3 |
10034 |
9920 |
0 |
2 |
| T4 |
1463 |
0 |
0 |
2 |
| T5 |
125 |
37 |
0 |
3 |
| T6 |
26264 |
26122 |
0 |
2 |
| T7 |
82 |
14 |
0 |
3 |
| T8 |
10507 |
10429 |
0 |
3 |
| T9 |
16497 |
16009 |
0 |
3 |
| T10 |
110 |
27 |
0 |
3 |
| T11 |
0 |
21 |
0 |
0 |