Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
251 |
251 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2211341 |
2153054 |
0 |
0 |
| T1 |
7696 |
7610 |
0 |
0 |
| T2 |
98 |
20 |
0 |
0 |
| T3 |
118 |
22 |
0 |
0 |
| T4 |
121 |
41 |
0 |
0 |
| T5 |
90 |
20 |
0 |
0 |
| T6 |
97 |
24 |
0 |
0 |
| T7 |
1765 |
1661 |
0 |
0 |
| T8 |
28672 |
27867 |
0 |
0 |
| T9 |
7558 |
7494 |
0 |
0 |
| T10 |
20527 |
19569 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2211341 |
2150117 |
0 |
738 |
| T1 |
7696 |
7592 |
0 |
3 |
| T2 |
98 |
17 |
0 |
3 |
| T3 |
118 |
19 |
0 |
3 |
| T4 |
121 |
38 |
0 |
3 |
| T5 |
90 |
17 |
0 |
3 |
| T6 |
97 |
21 |
0 |
3 |
| T7 |
1765 |
1643 |
0 |
3 |
| T8 |
28672 |
27834 |
0 |
3 |
| T9 |
7558 |
7491 |
0 |
3 |
| T10 |
20527 |
19536 |
0 |
3 |