Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
251 |
251 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1895487 |
1836267 |
0 |
0 |
| T1 |
2976 |
2882 |
0 |
0 |
| T2 |
107 |
20 |
0 |
0 |
| T3 |
105 |
42 |
0 |
0 |
| T4 |
121 |
24 |
0 |
0 |
| T5 |
48172 |
47179 |
0 |
0 |
| T6 |
7264 |
7182 |
0 |
0 |
| T7 |
1755 |
1660 |
0 |
0 |
| T8 |
20078 |
19074 |
0 |
0 |
| T9 |
7133 |
7046 |
0 |
0 |
| T10 |
1045 |
965 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1895487 |
1833282 |
0 |
738 |
| T1 |
2976 |
2849 |
0 |
3 |
| T2 |
107 |
17 |
0 |
3 |
| T3 |
105 |
39 |
0 |
3 |
| T4 |
121 |
21 |
0 |
3 |
| T5 |
48172 |
47143 |
0 |
3 |
| T6 |
7264 |
7164 |
0 |
3 |
| T7 |
1755 |
1657 |
0 |
3 |
| T8 |
20078 |
19038 |
0 |
3 |
| T9 |
7133 |
7043 |
0 |
3 |
| T10 |
1045 |
947 |
0 |
3 |