Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
252 |
252 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1743580 |
1686135 |
0 |
0 |
| T1 |
17705 |
16943 |
0 |
0 |
| T2 |
120 |
23 |
0 |
0 |
| T3 |
98 |
28 |
0 |
0 |
| T4 |
11754 |
11656 |
0 |
0 |
| T5 |
81 |
26 |
0 |
0 |
| T6 |
116 |
22 |
0 |
0 |
| T7 |
97 |
23 |
0 |
0 |
| T8 |
7827 |
7773 |
0 |
0 |
| T9 |
83 |
24 |
0 |
0 |
| T10 |
19891 |
19017 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1743580 |
1683119 |
0 |
737 |
| T1 |
17705 |
16920 |
0 |
3 |
| T2 |
120 |
20 |
0 |
3 |
| T3 |
98 |
25 |
0 |
3 |
| T4 |
11754 |
11653 |
0 |
3 |
| T5 |
81 |
23 |
0 |
3 |
| T6 |
116 |
19 |
0 |
3 |
| T7 |
97 |
20 |
0 |
3 |
| T8 |
7827 |
7770 |
0 |
3 |
| T9 |
83 |
21 |
0 |
3 |
| T10 |
19891 |
18988 |
0 |
3 |