Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2124567 |
2070614 |
0 |
0 |
| T1 |
2476 |
2395 |
0 |
0 |
| T2 |
5033 |
4947 |
0 |
0 |
| T3 |
1877 |
1800 |
0 |
0 |
| T4 |
111 |
24 |
0 |
0 |
| T5 |
4598 |
4513 |
0 |
0 |
| T6 |
16548 |
16025 |
0 |
0 |
| T7 |
8721 |
8648 |
0 |
0 |
| T8 |
77 |
18 |
0 |
0 |
| T9 |
5920 |
5836 |
0 |
0 |
| T10 |
91 |
17 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2124567 |
2067855 |
0 |
717 |
| T1 |
2476 |
2392 |
0 |
3 |
| T2 |
5033 |
4944 |
0 |
3 |
| T3 |
1877 |
1797 |
0 |
3 |
| T4 |
111 |
21 |
0 |
3 |
| T5 |
4598 |
4510 |
0 |
3 |
| T6 |
16548 |
16001 |
0 |
3 |
| T7 |
8721 |
8645 |
0 |
3 |
| T8 |
77 |
15 |
0 |
3 |
| T9 |
5920 |
5833 |
0 |
3 |
| T10 |
91 |
14 |
0 |
3 |