Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
248 |
248 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2149106 |
2088352 |
0 |
0 |
| T1 |
10891 |
10799 |
0 |
0 |
| T2 |
3848 |
3787 |
0 |
0 |
| T3 |
73517 |
72858 |
0 |
0 |
| T4 |
118 |
26 |
0 |
0 |
| T5 |
104 |
15 |
0 |
0 |
| T6 |
29443 |
28550 |
0 |
0 |
| T7 |
682 |
596 |
0 |
0 |
| T8 |
12350 |
12290 |
0 |
0 |
| T9 |
55457 |
54872 |
0 |
0 |
| T10 |
114 |
18 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2149106 |
2085424 |
0 |
728 |
| T1 |
10891 |
10796 |
0 |
3 |
| T2 |
3848 |
3784 |
0 |
3 |
| T3 |
73517 |
72837 |
0 |
3 |
| T4 |
118 |
23 |
0 |
3 |
| T5 |
104 |
12 |
0 |
3 |
| T6 |
29443 |
28516 |
0 |
3 |
| T7 |
682 |
593 |
0 |
3 |
| T8 |
12350 |
12287 |
0 |
3 |
| T9 |
55457 |
54848 |
0 |
3 |
| T10 |
114 |
15 |
0 |
3 |