Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22512 |
22512 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
8877095 |
8870928 |
0 |
0 |
T4 |
1823669 |
1819620 |
0 |
0 |
T5 |
4815229 |
4810906 |
0 |
0 |
T6 |
37362 |
35643 |
0 |
0 |
T7 |
41537 |
38937 |
0 |
0 |
T16 |
41051 |
37156 |
0 |
0 |
T17 |
1314865 |
1312819 |
0 |
0 |
T18 |
73347 |
69144 |
0 |
0 |
T19 |
67522 |
65229 |
0 |
0 |
T24 |
53131 |
50106 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
968879022 |
955694058 |
0 |
14472 |
T1 |
1192884 |
1191498 |
0 |
18 |
T4 |
428010 |
427008 |
0 |
18 |
T5 |
1162674 |
1161552 |
0 |
18 |
T6 |
5796 |
5490 |
0 |
18 |
T7 |
6270 |
5820 |
0 |
18 |
T16 |
9258 |
8262 |
0 |
18 |
T17 |
219402 |
219018 |
0 |
18 |
T18 |
16458 |
15384 |
0 |
18 |
T19 |
15252 |
14670 |
0 |
18 |
T24 |
4452 |
4152 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16884 |
T1 |
2894088 |
2892014 |
0 |
21 |
T4 |
484382 |
483195 |
0 |
21 |
T5 |
1254618 |
1253317 |
0 |
21 |
T6 |
11708 |
11105 |
0 |
21 |
T7 |
13126 |
12192 |
0 |
21 |
T16 |
11057 |
9871 |
0 |
21 |
T17 |
401998 |
401230 |
0 |
21 |
T18 |
19661 |
18380 |
0 |
21 |
T19 |
18083 |
17388 |
0 |
21 |
T24 |
19017 |
17781 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
202449 |
0 |
0 |
T1 |
2894088 |
2653 |
0 |
0 |
T3 |
0 |
200 |
0 |
0 |
T4 |
294156 |
4 |
0 |
0 |
T5 |
1254618 |
4 |
0 |
0 |
T6 |
7884 |
16 |
0 |
0 |
T7 |
8900 |
50 |
0 |
0 |
T16 |
11057 |
12 |
0 |
0 |
T17 |
401998 |
4 |
0 |
0 |
T18 |
19661 |
225 |
0 |
0 |
T19 |
18083 |
194 |
0 |
0 |
T20 |
13098 |
150 |
0 |
0 |
T21 |
29612 |
0 |
0 |
0 |
T22 |
11927 |
0 |
0 |
0 |
T23 |
651050 |
0 |
0 |
0 |
T24 |
14140 |
12 |
0 |
0 |
T105 |
0 |
21 |
0 |
0 |
T106 |
0 |
113 |
0 |
0 |
T107 |
0 |
46 |
0 |
0 |
T108 |
0 |
103 |
0 |
0 |
T110 |
0 |
12 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4790123 |
4787390 |
0 |
0 |
T4 |
911277 |
909378 |
0 |
0 |
T5 |
2397937 |
2395998 |
0 |
0 |
T6 |
19858 |
19009 |
0 |
0 |
T7 |
22141 |
20886 |
0 |
0 |
T16 |
20736 |
18984 |
0 |
0 |
T17 |
693465 |
692532 |
0 |
0 |
T18 |
37228 |
35341 |
0 |
0 |
T19 |
34187 |
33132 |
0 |
0 |
T24 |
29662 |
28134 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464905655 |
460982319 |
0 |
0 |
T1 |
463664 |
463086 |
0 |
0 |
T4 |
47556 |
47394 |
0 |
0 |
T5 |
139944 |
139768 |
0 |
0 |
T6 |
1892 |
1798 |
0 |
0 |
T7 |
2136 |
1987 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
54360 |
54239 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2515 |
2421 |
0 |
0 |
T24 |
3393 |
3176 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464905655 |
460975646 |
0 |
2412 |
T1 |
463664 |
463084 |
0 |
3 |
T4 |
47556 |
47391 |
0 |
3 |
T5 |
139944 |
139765 |
0 |
3 |
T6 |
1892 |
1795 |
0 |
3 |
T7 |
2136 |
1984 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
54360 |
54236 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2515 |
2418 |
0 |
3 |
T24 |
3393 |
3173 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464905655 |
29325 |
0 |
0 |
T1 |
463664 |
371 |
0 |
0 |
T3 |
0 |
76 |
0 |
0 |
T5 |
139944 |
0 |
0 |
0 |
T16 |
1543 |
0 |
0 |
0 |
T17 |
54360 |
0 |
0 |
0 |
T18 |
2743 |
66 |
0 |
0 |
T19 |
2515 |
49 |
0 |
0 |
T20 |
8614 |
54 |
0 |
0 |
T21 |
26820 |
0 |
0 |
0 |
T22 |
9089 |
0 |
0 |
0 |
T23 |
186298 |
0 |
0 |
0 |
T105 |
0 |
9 |
0 |
0 |
T106 |
0 |
53 |
0 |
0 |
T107 |
0 |
22 |
0 |
0 |
T108 |
0 |
29 |
0 |
0 |
T110 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159282343 |
0 |
2412 |
T1 |
198814 |
198583 |
0 |
3 |
T4 |
71335 |
71168 |
0 |
3 |
T5 |
193779 |
193592 |
0 |
3 |
T6 |
966 |
915 |
0 |
3 |
T7 |
1045 |
970 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
36567 |
36503 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2542 |
2445 |
0 |
3 |
T24 |
742 |
692 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
18074 |
0 |
0 |
T1 |
198814 |
254 |
0 |
0 |
T3 |
0 |
67 |
0 |
0 |
T5 |
193779 |
0 |
0 |
0 |
T16 |
1543 |
0 |
0 |
0 |
T17 |
36567 |
0 |
0 |
0 |
T18 |
2743 |
53 |
0 |
0 |
T19 |
2542 |
37 |
0 |
0 |
T20 |
2242 |
35 |
0 |
0 |
T21 |
1396 |
0 |
0 |
0 |
T22 |
1419 |
0 |
0 |
0 |
T23 |
232376 |
0 |
0 |
0 |
T105 |
0 |
4 |
0 |
0 |
T106 |
0 |
36 |
0 |
0 |
T107 |
0 |
9 |
0 |
0 |
T108 |
0 |
42 |
0 |
0 |
T110 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T1,T18,T19 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T18,T19 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159282343 |
0 |
2412 |
T1 |
198814 |
198583 |
0 |
3 |
T4 |
71335 |
71168 |
0 |
3 |
T5 |
193779 |
193592 |
0 |
3 |
T6 |
966 |
915 |
0 |
3 |
T7 |
1045 |
970 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
36567 |
36503 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2542 |
2445 |
0 |
3 |
T24 |
742 |
692 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
20775 |
0 |
0 |
T1 |
198814 |
280 |
0 |
0 |
T3 |
0 |
57 |
0 |
0 |
T5 |
193779 |
0 |
0 |
0 |
T16 |
1543 |
0 |
0 |
0 |
T17 |
36567 |
0 |
0 |
0 |
T18 |
2743 |
48 |
0 |
0 |
T19 |
2542 |
38 |
0 |
0 |
T20 |
2242 |
61 |
0 |
0 |
T21 |
1396 |
0 |
0 |
0 |
T22 |
1419 |
0 |
0 |
0 |
T23 |
232376 |
0 |
0 |
0 |
T105 |
0 |
8 |
0 |
0 |
T106 |
0 |
24 |
0 |
0 |
T107 |
0 |
15 |
0 |
0 |
T108 |
0 |
32 |
0 |
0 |
T110 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
493317360 |
0 |
0 |
T1 |
508199 |
508150 |
0 |
0 |
T4 |
73539 |
73441 |
0 |
0 |
T5 |
181779 |
181738 |
0 |
0 |
T6 |
1971 |
1902 |
0 |
0 |
T7 |
2225 |
2142 |
0 |
0 |
T16 |
1607 |
1567 |
0 |
0 |
T17 |
68626 |
68600 |
0 |
0 |
T18 |
2858 |
2817 |
0 |
0 |
T19 |
2621 |
2580 |
0 |
0 |
T24 |
3535 |
3395 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
493317360 |
0 |
0 |
T1 |
508199 |
508150 |
0 |
0 |
T4 |
73539 |
73441 |
0 |
0 |
T5 |
181779 |
181738 |
0 |
0 |
T6 |
1971 |
1902 |
0 |
0 |
T7 |
2225 |
2142 |
0 |
0 |
T16 |
1607 |
1567 |
0 |
0 |
T17 |
68626 |
68600 |
0 |
0 |
T18 |
2858 |
2817 |
0 |
0 |
T19 |
2621 |
2580 |
0 |
0 |
T24 |
3535 |
3395 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464905655 |
462951691 |
0 |
0 |
T1 |
463664 |
463473 |
0 |
0 |
T4 |
47556 |
47462 |
0 |
0 |
T5 |
139944 |
139905 |
0 |
0 |
T6 |
1892 |
1825 |
0 |
0 |
T7 |
2136 |
2056 |
0 |
0 |
T16 |
1543 |
1504 |
0 |
0 |
T17 |
54360 |
54335 |
0 |
0 |
T18 |
2743 |
2704 |
0 |
0 |
T19 |
2515 |
2476 |
0 |
0 |
T24 |
3393 |
3259 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464905655 |
462951691 |
0 |
0 |
T1 |
463664 |
463473 |
0 |
0 |
T4 |
47556 |
47462 |
0 |
0 |
T5 |
139944 |
139905 |
0 |
0 |
T6 |
1892 |
1825 |
0 |
0 |
T7 |
2136 |
2056 |
0 |
0 |
T16 |
1543 |
1504 |
0 |
0 |
T17 |
54360 |
54335 |
0 |
0 |
T18 |
2743 |
2704 |
0 |
0 |
T19 |
2515 |
2476 |
0 |
0 |
T24 |
3393 |
3259 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231778285 |
231778285 |
0 |
0 |
T1 |
232044 |
232044 |
0 |
0 |
T4 |
23731 |
23731 |
0 |
0 |
T5 |
69953 |
69953 |
0 |
0 |
T6 |
913 |
913 |
0 |
0 |
T7 |
1028 |
1028 |
0 |
0 |
T16 |
752 |
752 |
0 |
0 |
T17 |
27168 |
27168 |
0 |
0 |
T18 |
1578 |
1578 |
0 |
0 |
T19 |
1373 |
1373 |
0 |
0 |
T24 |
1630 |
1630 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231778285 |
231778285 |
0 |
0 |
T1 |
232044 |
232044 |
0 |
0 |
T4 |
23731 |
23731 |
0 |
0 |
T5 |
69953 |
69953 |
0 |
0 |
T6 |
913 |
913 |
0 |
0 |
T7 |
1028 |
1028 |
0 |
0 |
T16 |
752 |
752 |
0 |
0 |
T17 |
27168 |
27168 |
0 |
0 |
T18 |
1578 |
1578 |
0 |
0 |
T19 |
1373 |
1373 |
0 |
0 |
T24 |
1630 |
1630 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115888420 |
115888420 |
0 |
0 |
T1 |
116021 |
116021 |
0 |
0 |
T4 |
11866 |
11866 |
0 |
0 |
T5 |
34976 |
34976 |
0 |
0 |
T6 |
456 |
456 |
0 |
0 |
T7 |
514 |
514 |
0 |
0 |
T16 |
376 |
376 |
0 |
0 |
T17 |
13584 |
13584 |
0 |
0 |
T18 |
788 |
788 |
0 |
0 |
T19 |
685 |
685 |
0 |
0 |
T24 |
815 |
815 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115888420 |
115888420 |
0 |
0 |
T1 |
116021 |
116021 |
0 |
0 |
T4 |
11866 |
11866 |
0 |
0 |
T5 |
34976 |
34976 |
0 |
0 |
T6 |
456 |
456 |
0 |
0 |
T7 |
514 |
514 |
0 |
0 |
T16 |
376 |
376 |
0 |
0 |
T17 |
13584 |
13584 |
0 |
0 |
T18 |
788 |
788 |
0 |
0 |
T19 |
685 |
685 |
0 |
0 |
T24 |
815 |
815 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
237638660 |
236660413 |
0 |
0 |
T1 |
244515 |
244420 |
0 |
0 |
T4 |
32419 |
32372 |
0 |
0 |
T5 |
81495 |
81476 |
0 |
0 |
T6 |
946 |
913 |
0 |
0 |
T7 |
1068 |
1028 |
0 |
0 |
T16 |
772 |
753 |
0 |
0 |
T17 |
35821 |
35809 |
0 |
0 |
T18 |
1371 |
1352 |
0 |
0 |
T19 |
1257 |
1238 |
0 |
0 |
T24 |
1697 |
1629 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
237638660 |
236660413 |
0 |
0 |
T1 |
244515 |
244420 |
0 |
0 |
T4 |
32419 |
32372 |
0 |
0 |
T5 |
81495 |
81476 |
0 |
0 |
T6 |
946 |
913 |
0 |
0 |
T7 |
1068 |
1028 |
0 |
0 |
T16 |
772 |
753 |
0 |
0 |
T17 |
35821 |
35809 |
0 |
0 |
T18 |
1371 |
1352 |
0 |
0 |
T19 |
1257 |
1238 |
0 |
0 |
T24 |
1697 |
1629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159282343 |
0 |
2412 |
T1 |
198814 |
198583 |
0 |
3 |
T4 |
71335 |
71168 |
0 |
3 |
T5 |
193779 |
193592 |
0 |
3 |
T6 |
966 |
915 |
0 |
3 |
T7 |
1045 |
970 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
36567 |
36503 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2542 |
2445 |
0 |
3 |
T24 |
742 |
692 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159282343 |
0 |
2412 |
T1 |
198814 |
198583 |
0 |
3 |
T4 |
71335 |
71168 |
0 |
3 |
T5 |
193779 |
193592 |
0 |
3 |
T6 |
966 |
915 |
0 |
3 |
T7 |
1045 |
970 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
36567 |
36503 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2542 |
2445 |
0 |
3 |
T24 |
742 |
692 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159282343 |
0 |
2412 |
T1 |
198814 |
198583 |
0 |
3 |
T4 |
71335 |
71168 |
0 |
3 |
T5 |
193779 |
193592 |
0 |
3 |
T6 |
966 |
915 |
0 |
3 |
T7 |
1045 |
970 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
36567 |
36503 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2542 |
2445 |
0 |
3 |
T24 |
742 |
692 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159282343 |
0 |
2412 |
T1 |
198814 |
198583 |
0 |
3 |
T4 |
71335 |
71168 |
0 |
3 |
T5 |
193779 |
193592 |
0 |
3 |
T6 |
966 |
915 |
0 |
3 |
T7 |
1045 |
970 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
36567 |
36503 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2542 |
2445 |
0 |
3 |
T24 |
742 |
692 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159282343 |
0 |
2412 |
T1 |
198814 |
198583 |
0 |
3 |
T4 |
71335 |
71168 |
0 |
3 |
T5 |
193779 |
193592 |
0 |
3 |
T6 |
966 |
915 |
0 |
3 |
T7 |
1045 |
970 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
36567 |
36503 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2542 |
2445 |
0 |
3 |
T24 |
742 |
692 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159282343 |
0 |
2412 |
T1 |
198814 |
198583 |
0 |
3 |
T4 |
71335 |
71168 |
0 |
3 |
T5 |
193779 |
193592 |
0 |
3 |
T6 |
966 |
915 |
0 |
3 |
T7 |
1045 |
970 |
0 |
3 |
T16 |
1543 |
1377 |
0 |
3 |
T17 |
36567 |
36503 |
0 |
3 |
T18 |
2743 |
2564 |
0 |
3 |
T19 |
2542 |
2445 |
0 |
3 |
T24 |
742 |
692 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161479837 |
159289106 |
0 |
0 |
T1 |
198814 |
198585 |
0 |
0 |
T4 |
71335 |
71171 |
0 |
0 |
T5 |
193779 |
193595 |
0 |
0 |
T6 |
966 |
918 |
0 |
0 |
T7 |
1045 |
973 |
0 |
0 |
T16 |
1543 |
1380 |
0 |
0 |
T17 |
36567 |
36506 |
0 |
0 |
T18 |
2743 |
2567 |
0 |
0 |
T19 |
2542 |
2448 |
0 |
0 |
T24 |
742 |
695 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491234300 |
0 |
2412 |
T1 |
508199 |
507941 |
0 |
3 |
T4 |
73539 |
73367 |
0 |
3 |
T5 |
181779 |
181592 |
0 |
3 |
T6 |
1971 |
1870 |
0 |
3 |
T7 |
2225 |
2067 |
0 |
3 |
T16 |
1607 |
1435 |
0 |
3 |
T17 |
68626 |
68497 |
0 |
3 |
T18 |
2858 |
2672 |
0 |
3 |
T19 |
2621 |
2520 |
0 |
3 |
T24 |
3535 |
3306 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
33551 |
0 |
0 |
T1 |
508199 |
471 |
0 |
0 |
T4 |
73539 |
1 |
0 |
0 |
T5 |
181779 |
1 |
0 |
0 |
T6 |
1971 |
3 |
0 |
0 |
T7 |
2225 |
10 |
0 |
0 |
T16 |
1607 |
3 |
0 |
0 |
T17 |
68626 |
1 |
0 |
0 |
T18 |
2858 |
12 |
0 |
0 |
T19 |
2621 |
23 |
0 |
0 |
T24 |
3535 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491234300 |
0 |
2412 |
T1 |
508199 |
507941 |
0 |
3 |
T4 |
73539 |
73367 |
0 |
3 |
T5 |
181779 |
181592 |
0 |
3 |
T6 |
1971 |
1870 |
0 |
3 |
T7 |
2225 |
2067 |
0 |
3 |
T16 |
1607 |
1435 |
0 |
3 |
T17 |
68626 |
68497 |
0 |
3 |
T18 |
2858 |
2672 |
0 |
3 |
T19 |
2621 |
2520 |
0 |
3 |
T24 |
3535 |
3306 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
33365 |
0 |
0 |
T1 |
508199 |
408 |
0 |
0 |
T4 |
73539 |
1 |
0 |
0 |
T5 |
181779 |
1 |
0 |
0 |
T6 |
1971 |
5 |
0 |
0 |
T7 |
2225 |
16 |
0 |
0 |
T16 |
1607 |
3 |
0 |
0 |
T17 |
68626 |
1 |
0 |
0 |
T18 |
2858 |
18 |
0 |
0 |
T19 |
2621 |
17 |
0 |
0 |
T24 |
3535 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491234300 |
0 |
2412 |
T1 |
508199 |
507941 |
0 |
3 |
T4 |
73539 |
73367 |
0 |
3 |
T5 |
181779 |
181592 |
0 |
3 |
T6 |
1971 |
1870 |
0 |
3 |
T7 |
2225 |
2067 |
0 |
3 |
T16 |
1607 |
1435 |
0 |
3 |
T17 |
68626 |
68497 |
0 |
3 |
T18 |
2858 |
2672 |
0 |
3 |
T19 |
2621 |
2520 |
0 |
3 |
T24 |
3535 |
3306 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
33632 |
0 |
0 |
T1 |
508199 |
437 |
0 |
0 |
T4 |
73539 |
1 |
0 |
0 |
T5 |
181779 |
1 |
0 |
0 |
T6 |
1971 |
1 |
0 |
0 |
T7 |
2225 |
14 |
0 |
0 |
T16 |
1607 |
3 |
0 |
0 |
T17 |
68626 |
1 |
0 |
0 |
T18 |
2858 |
14 |
0 |
0 |
T19 |
2621 |
15 |
0 |
0 |
T24 |
3535 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T4,T7 |
1 | Covered | T6,T4,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T7 |
0 |
Covered |
T6,T4,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491234300 |
0 |
2412 |
T1 |
508199 |
507941 |
0 |
3 |
T4 |
73539 |
73367 |
0 |
3 |
T5 |
181779 |
181592 |
0 |
3 |
T6 |
1971 |
1870 |
0 |
3 |
T7 |
2225 |
2067 |
0 |
3 |
T16 |
1607 |
1435 |
0 |
3 |
T17 |
68626 |
68497 |
0 |
3 |
T18 |
2858 |
2672 |
0 |
3 |
T19 |
2621 |
2520 |
0 |
3 |
T24 |
3535 |
3306 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
33727 |
0 |
0 |
T1 |
508199 |
432 |
0 |
0 |
T4 |
73539 |
1 |
0 |
0 |
T5 |
181779 |
1 |
0 |
0 |
T6 |
1971 |
7 |
0 |
0 |
T7 |
2225 |
10 |
0 |
0 |
T16 |
1607 |
3 |
0 |
0 |
T17 |
68626 |
1 |
0 |
0 |
T18 |
2858 |
14 |
0 |
0 |
T19 |
2621 |
15 |
0 |
0 |
T24 |
3535 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
804 |
804 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495367080 |
491240989 |
0 |
0 |
T1 |
508199 |
507943 |
0 |
0 |
T4 |
73539 |
73370 |
0 |
0 |
T5 |
181779 |
181595 |
0 |
0 |
T6 |
1971 |
1873 |
0 |
0 |
T7 |
2225 |
2070 |
0 |
0 |
T16 |
1607 |
1438 |
0 |
0 |
T17 |
68626 |
68500 |
0 |
0 |
T18 |
2858 |
2675 |
0 |
0 |
T19 |
2621 |
2523 |
0 |
0 |
T24 |
3535 |
3309 |
0 |
0 |