Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T7,T24
10CoveredT1,T18,T19
11CoveredT1,T18,T19

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 464906063 4673 0 0
g_div2.Div2Whole_A 464906063 5540 0 0
g_div4.Div4Stepped_A 231778698 4582 0 0
g_div4.Div4Whole_A 231778698 5251 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 464906063 4673 0 0
T1 463664 66 0 0
T3 0 10 0 0
T5 139945 0 0 0
T16 1544 0 0 0
T17 54360 0 0 0
T18 2744 13 0 0
T19 2516 7 0 0
T20 8615 13 0 0
T21 26820 0 0 0
T22 9090 0 0 0
T23 186299 0 0 0
T105 0 1 0 0
T106 0 10 0 0
T107 0 3 0 0
T108 0 10 0 0
T110 0 1 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 464906063 5540 0 0
T1 463664 70 0 0
T3 0 15 0 0
T5 139945 0 0 0
T16 1544 0 0 0
T17 54360 0 0 0
T18 2744 16 0 0
T19 2516 8 0 0
T20 8615 12 0 0
T21 26820 0 0 0
T22 9090 0 0 0
T23 186299 0 0 0
T105 0 3 0 0
T106 0 10 0 0
T107 0 3 0 0
T108 0 10 0 0
T110 0 1 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 231778698 4582 0 0
T1 232044 65 0 0
T3 0 10 0 0
T5 69953 0 0 0
T16 753 0 0 0
T17 27168 0 0 0
T18 1579 11 0 0
T19 1374 6 0 0
T20 6869 13 0 0
T21 13350 0 0 0
T22 3778 0 0 0
T23 93117 0 0 0
T105 0 1 0 0
T106 0 10 0 0
T107 0 3 0 0
T108 0 10 0 0
T110 0 1 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 231778698 5251 0 0
T1 232044 70 0 0
T3 0 13 0 0
T5 69953 0 0 0
T16 753 0 0 0
T17 27168 0 0 0
T18 1579 14 0 0
T19 1374 8 0 0
T20 6869 12 0 0
T21 13350 0 0 0
T22 3778 0 0 0
T23 93117 0 0 0
T105 0 3 0 0
T106 0 10 0 0
T107 0 3 0 0
T108 0 9 0 0
T110 0 1 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T7,T24
10CoveredT1,T18,T19
11CoveredT1,T18,T19

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 464906063 4673 0 0
g_div2.Div2Whole_A 464906063 5540 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 464906063 4673 0 0
T1 463664 66 0 0
T3 0 10 0 0
T5 139945 0 0 0
T16 1544 0 0 0
T17 54360 0 0 0
T18 2744 13 0 0
T19 2516 7 0 0
T20 8615 13 0 0
T21 26820 0 0 0
T22 9090 0 0 0
T23 186299 0 0 0
T105 0 1 0 0
T106 0 10 0 0
T107 0 3 0 0
T108 0 10 0 0
T110 0 1 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 464906063 5540 0 0
T1 463664 70 0 0
T3 0 15 0 0
T5 139945 0 0 0
T16 1544 0 0 0
T17 54360 0 0 0
T18 2744 16 0 0
T19 2516 8 0 0
T20 8615 12 0 0
T21 26820 0 0 0
T22 9090 0 0 0
T23 186299 0 0 0
T105 0 3 0 0
T106 0 10 0 0
T107 0 3 0 0
T108 0 10 0 0
T110 0 1 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T7,T24
10CoveredT1,T18,T19
11CoveredT1,T18,T19

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 231778698 4582 0 0
g_div4.Div4Whole_A 231778698 5251 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 231778698 4582 0 0
T1 232044 65 0 0
T3 0 10 0 0
T5 69953 0 0 0
T16 753 0 0 0
T17 27168 0 0 0
T18 1579 11 0 0
T19 1374 6 0 0
T20 6869 13 0 0
T21 13350 0 0 0
T22 3778 0 0 0
T23 93117 0 0 0
T105 0 1 0 0
T106 0 10 0 0
T107 0 3 0 0
T108 0 10 0 0
T110 0 1 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 231778698 5251 0 0
T1 232044 70 0 0
T3 0 13 0 0
T5 69953 0 0 0
T16 753 0 0 0
T17 27168 0 0 0
T18 1579 14 0 0
T19 1374 8 0 0
T20 6869 12 0 0
T21 13350 0 0 0
T22 3778 0 0 0
T23 93117 0 0 0
T105 0 3 0 0
T106 0 10 0 0
T107 0 3 0 0
T108 0 9 0 0
T110 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%