Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17668 |
17668 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T3 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4306536 |
4303440 |
0 |
0 |
T2 |
16547719 |
16478176 |
0 |
0 |
T3 |
5788229 |
5779309 |
0 |
0 |
T4 |
244894 |
242980 |
0 |
0 |
T5 |
43767 |
42469 |
0 |
0 |
T6 |
60810 |
55349 |
0 |
0 |
T15 |
62613 |
59812 |
0 |
0 |
T16 |
66533 |
65165 |
0 |
0 |
T17 |
180969 |
178865 |
0 |
0 |
T21 |
99357 |
97457 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
792904980 |
783524784 |
0 |
11358 |
T1 |
675720 |
675150 |
0 |
18 |
T2 |
2596542 |
2584404 |
0 |
18 |
T3 |
135324 |
135012 |
0 |
18 |
T4 |
9834 |
9732 |
0 |
18 |
T5 |
7908 |
7626 |
0 |
18 |
T6 |
13968 |
12594 |
0 |
18 |
T15 |
9564 |
9066 |
0 |
18 |
T16 |
12840 |
12528 |
0 |
18 |
T17 |
10128 |
9972 |
0 |
18 |
T21 |
4800 |
4674 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
13251 |
T1 |
1342429 |
1341316 |
0 |
21 |
T2 |
5158843 |
5134337 |
0 |
21 |
T3 |
2282501 |
2278245 |
0 |
21 |
T4 |
93623 |
92736 |
0 |
21 |
T5 |
13003 |
12552 |
0 |
21 |
T6 |
16203 |
14609 |
0 |
21 |
T15 |
19661 |
18642 |
0 |
21 |
T16 |
19234 |
18773 |
0 |
21 |
T17 |
67781 |
66802 |
0 |
21 |
T21 |
37684 |
36789 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
156611 |
0 |
0 |
T1 |
1342429 |
4 |
0 |
0 |
T2 |
5158843 |
3945 |
0 |
0 |
T3 |
2282501 |
528 |
0 |
0 |
T4 |
93623 |
120 |
0 |
0 |
T5 |
13003 |
78 |
0 |
0 |
T6 |
16203 |
125 |
0 |
0 |
T8 |
0 |
157 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T15 |
19661 |
65 |
0 |
0 |
T16 |
19234 |
123 |
0 |
0 |
T17 |
67781 |
134 |
0 |
0 |
T19 |
0 |
35 |
0 |
0 |
T21 |
37684 |
28 |
0 |
0 |
T27 |
0 |
64 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
T83 |
0 |
15 |
0 |
0 |
T101 |
0 |
136 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2288387 |
2286935 |
0 |
0 |
T2 |
8792334 |
8759392 |
0 |
0 |
T3 |
3370404 |
3365896 |
0 |
0 |
T4 |
141437 |
140473 |
0 |
0 |
T5 |
22856 |
22252 |
0 |
0 |
T6 |
30639 |
28107 |
0 |
0 |
T15 |
33388 |
32065 |
0 |
0 |
T16 |
34459 |
33825 |
0 |
0 |
T17 |
103060 |
102052 |
0 |
0 |
T21 |
56873 |
55955 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T21 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T21 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T21 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T21 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T21 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518222652 |
515229548 |
0 |
0 |
T1 |
216225 |
216049 |
0 |
0 |
T2 |
823049 |
819092 |
0 |
0 |
T3 |
433033 |
432241 |
0 |
0 |
T4 |
17485 |
17323 |
0 |
0 |
T5 |
2007 |
1941 |
0 |
0 |
T6 |
2235 |
2018 |
0 |
0 |
T15 |
3189 |
3027 |
0 |
0 |
T16 |
2894 |
2828 |
0 |
0 |
T17 |
12465 |
12289 |
0 |
0 |
T21 |
6984 |
6822 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518222652 |
515224511 |
0 |
1893 |
T1 |
216225 |
216046 |
0 |
3 |
T2 |
823049 |
819089 |
0 |
3 |
T3 |
433033 |
432229 |
0 |
3 |
T4 |
17485 |
17320 |
0 |
3 |
T5 |
2007 |
1938 |
0 |
3 |
T6 |
2235 |
2015 |
0 |
3 |
T15 |
3189 |
3024 |
0 |
3 |
T16 |
2894 |
2825 |
0 |
3 |
T17 |
12465 |
12286 |
0 |
3 |
T21 |
6984 |
6819 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518222652 |
21896 |
0 |
0 |
T1 |
216225 |
0 |
0 |
0 |
T2 |
823049 |
691 |
0 |
0 |
T3 |
433033 |
38 |
0 |
0 |
T4 |
17485 |
32 |
0 |
0 |
T5 |
2007 |
0 |
0 |
0 |
T6 |
2235 |
36 |
0 |
0 |
T8 |
0 |
64 |
0 |
0 |
T15 |
3189 |
19 |
0 |
0 |
T16 |
2894 |
26 |
0 |
0 |
T17 |
12465 |
0 |
0 |
0 |
T19 |
0 |
17 |
0 |
0 |
T21 |
6984 |
7 |
0 |
0 |
T101 |
0 |
37 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T21,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T21,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T21,T2 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T21,T2 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T21,T2 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T21,T2 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T21,T2 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T21,T2 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130587464 |
0 |
1893 |
T1 |
112620 |
112525 |
0 |
3 |
T2 |
432757 |
430734 |
0 |
3 |
T3 |
22554 |
22502 |
0 |
3 |
T4 |
1639 |
1622 |
0 |
3 |
T5 |
1318 |
1271 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
1594 |
1511 |
0 |
3 |
T16 |
2140 |
2088 |
0 |
3 |
T17 |
1688 |
1662 |
0 |
3 |
T21 |
800 |
779 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
13477 |
0 |
0 |
T1 |
112620 |
0 |
0 |
0 |
T2 |
432757 |
442 |
0 |
0 |
T3 |
22554 |
25 |
0 |
0 |
T4 |
1639 |
23 |
0 |
0 |
T5 |
1318 |
0 |
0 |
0 |
T6 |
2328 |
0 |
0 |
0 |
T8 |
0 |
42 |
0 |
0 |
T9 |
0 |
18 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T21 |
800 |
10 |
0 |
0 |
T27 |
0 |
64 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
T83 |
0 |
15 |
0 |
0 |
T101 |
0 |
41 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T6,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T21 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T21 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T21 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T6,T21 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130587464 |
0 |
1893 |
T1 |
112620 |
112525 |
0 |
3 |
T2 |
432757 |
430734 |
0 |
3 |
T3 |
22554 |
22502 |
0 |
3 |
T4 |
1639 |
1622 |
0 |
3 |
T5 |
1318 |
1271 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
1594 |
1511 |
0 |
3 |
T16 |
2140 |
2088 |
0 |
3 |
T17 |
1688 |
1662 |
0 |
3 |
T21 |
800 |
779 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
15560 |
0 |
0 |
T1 |
112620 |
0 |
0 |
0 |
T2 |
432757 |
511 |
0 |
0 |
T3 |
22554 |
35 |
0 |
0 |
T4 |
1639 |
27 |
0 |
0 |
T5 |
1318 |
0 |
0 |
0 |
T6 |
2328 |
37 |
0 |
0 |
T8 |
0 |
51 |
0 |
0 |
T15 |
1594 |
16 |
0 |
0 |
T16 |
2140 |
34 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T19 |
0 |
18 |
0 |
0 |
T21 |
800 |
1 |
0 |
0 |
T101 |
0 |
58 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
547494836 |
0 |
0 |
T1 |
225241 |
225172 |
0 |
0 |
T2 |
867570 |
865792 |
0 |
0 |
T3 |
451090 |
450693 |
0 |
0 |
T4 |
18215 |
18131 |
0 |
0 |
T5 |
2090 |
2064 |
0 |
0 |
T6 |
2328 |
2216 |
0 |
0 |
T15 |
3321 |
3252 |
0 |
0 |
T16 |
3015 |
2989 |
0 |
0 |
T17 |
12985 |
12930 |
0 |
0 |
T21 |
7275 |
7220 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
547494836 |
0 |
0 |
T1 |
225241 |
225172 |
0 |
0 |
T2 |
867570 |
865792 |
0 |
0 |
T3 |
451090 |
450693 |
0 |
0 |
T4 |
18215 |
18131 |
0 |
0 |
T5 |
2090 |
2064 |
0 |
0 |
T6 |
2328 |
2216 |
0 |
0 |
T15 |
3321 |
3252 |
0 |
0 |
T16 |
3015 |
2989 |
0 |
0 |
T17 |
12985 |
12930 |
0 |
0 |
T21 |
7275 |
7220 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518222652 |
516701837 |
0 |
0 |
T1 |
216225 |
216159 |
0 |
0 |
T2 |
823049 |
821342 |
0 |
0 |
T3 |
433033 |
432652 |
0 |
0 |
T4 |
17485 |
17405 |
0 |
0 |
T5 |
2007 |
1982 |
0 |
0 |
T6 |
2235 |
2128 |
0 |
0 |
T15 |
3189 |
3123 |
0 |
0 |
T16 |
2894 |
2869 |
0 |
0 |
T17 |
12465 |
12412 |
0 |
0 |
T21 |
6984 |
6931 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518222652 |
516701837 |
0 |
0 |
T1 |
216225 |
216159 |
0 |
0 |
T2 |
823049 |
821342 |
0 |
0 |
T3 |
433033 |
432652 |
0 |
0 |
T4 |
17485 |
17405 |
0 |
0 |
T5 |
2007 |
1982 |
0 |
0 |
T6 |
2235 |
2128 |
0 |
0 |
T15 |
3189 |
3123 |
0 |
0 |
T16 |
2894 |
2869 |
0 |
0 |
T17 |
12465 |
12412 |
0 |
0 |
T21 |
6984 |
6931 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258648079 |
258648079 |
0 |
0 |
T1 |
108080 |
108080 |
0 |
0 |
T2 |
411151 |
411151 |
0 |
0 |
T3 |
220048 |
220048 |
0 |
0 |
T4 |
9534 |
9534 |
0 |
0 |
T5 |
991 |
991 |
0 |
0 |
T6 |
1120 |
1120 |
0 |
0 |
T15 |
1624 |
1624 |
0 |
0 |
T16 |
1469 |
1469 |
0 |
0 |
T17 |
6206 |
6206 |
0 |
0 |
T21 |
3482 |
3482 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258648079 |
258648079 |
0 |
0 |
T1 |
108080 |
108080 |
0 |
0 |
T2 |
411151 |
411151 |
0 |
0 |
T3 |
220048 |
220048 |
0 |
0 |
T4 |
9534 |
9534 |
0 |
0 |
T5 |
991 |
991 |
0 |
0 |
T6 |
1120 |
1120 |
0 |
0 |
T15 |
1624 |
1624 |
0 |
0 |
T16 |
1469 |
1469 |
0 |
0 |
T17 |
6206 |
6206 |
0 |
0 |
T21 |
3482 |
3482 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129323556 |
129323556 |
0 |
0 |
T1 |
54040 |
54040 |
0 |
0 |
T2 |
205574 |
205574 |
0 |
0 |
T3 |
110022 |
110022 |
0 |
0 |
T4 |
4766 |
4766 |
0 |
0 |
T5 |
496 |
496 |
0 |
0 |
T6 |
559 |
559 |
0 |
0 |
T15 |
812 |
812 |
0 |
0 |
T16 |
734 |
734 |
0 |
0 |
T17 |
3103 |
3103 |
0 |
0 |
T21 |
1741 |
1741 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129323556 |
129323556 |
0 |
0 |
T1 |
54040 |
54040 |
0 |
0 |
T2 |
205574 |
205574 |
0 |
0 |
T3 |
110022 |
110022 |
0 |
0 |
T4 |
4766 |
4766 |
0 |
0 |
T5 |
496 |
496 |
0 |
0 |
T6 |
559 |
559 |
0 |
0 |
T15 |
812 |
812 |
0 |
0 |
T16 |
734 |
734 |
0 |
0 |
T17 |
3103 |
3103 |
0 |
0 |
T21 |
1741 |
1741 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263673344 |
262901102 |
0 |
0 |
T1 |
108117 |
108084 |
0 |
0 |
T2 |
418168 |
417315 |
0 |
0 |
T3 |
216527 |
216337 |
0 |
0 |
T4 |
8743 |
8703 |
0 |
0 |
T5 |
1004 |
991 |
0 |
0 |
T6 |
1117 |
1064 |
0 |
0 |
T15 |
1594 |
1562 |
0 |
0 |
T16 |
1447 |
1434 |
0 |
0 |
T17 |
6233 |
6207 |
0 |
0 |
T21 |
3491 |
3465 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263673344 |
262901102 |
0 |
0 |
T1 |
108117 |
108084 |
0 |
0 |
T2 |
418168 |
417315 |
0 |
0 |
T3 |
216527 |
216337 |
0 |
0 |
T4 |
8743 |
8703 |
0 |
0 |
T5 |
1004 |
991 |
0 |
0 |
T6 |
1117 |
1064 |
0 |
0 |
T15 |
1594 |
1562 |
0 |
0 |
T16 |
1447 |
1434 |
0 |
0 |
T17 |
6233 |
6207 |
0 |
0 |
T21 |
3491 |
3465 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130587464 |
0 |
1893 |
T1 |
112620 |
112525 |
0 |
3 |
T2 |
432757 |
430734 |
0 |
3 |
T3 |
22554 |
22502 |
0 |
3 |
T4 |
1639 |
1622 |
0 |
3 |
T5 |
1318 |
1271 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
1594 |
1511 |
0 |
3 |
T16 |
2140 |
2088 |
0 |
3 |
T17 |
1688 |
1662 |
0 |
3 |
T21 |
800 |
779 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130587464 |
0 |
1893 |
T1 |
112620 |
112525 |
0 |
3 |
T2 |
432757 |
430734 |
0 |
3 |
T3 |
22554 |
22502 |
0 |
3 |
T4 |
1639 |
1622 |
0 |
3 |
T5 |
1318 |
1271 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
1594 |
1511 |
0 |
3 |
T16 |
2140 |
2088 |
0 |
3 |
T17 |
1688 |
1662 |
0 |
3 |
T21 |
800 |
779 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130587464 |
0 |
1893 |
T1 |
112620 |
112525 |
0 |
3 |
T2 |
432757 |
430734 |
0 |
3 |
T3 |
22554 |
22502 |
0 |
3 |
T4 |
1639 |
1622 |
0 |
3 |
T5 |
1318 |
1271 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
1594 |
1511 |
0 |
3 |
T16 |
2140 |
2088 |
0 |
3 |
T17 |
1688 |
1662 |
0 |
3 |
T21 |
800 |
779 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130587464 |
0 |
1893 |
T1 |
112620 |
112525 |
0 |
3 |
T2 |
432757 |
430734 |
0 |
3 |
T3 |
22554 |
22502 |
0 |
3 |
T4 |
1639 |
1622 |
0 |
3 |
T5 |
1318 |
1271 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
1594 |
1511 |
0 |
3 |
T16 |
2140 |
2088 |
0 |
3 |
T17 |
1688 |
1662 |
0 |
3 |
T21 |
800 |
779 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130587464 |
0 |
1893 |
T1 |
112620 |
112525 |
0 |
3 |
T2 |
432757 |
430734 |
0 |
3 |
T3 |
22554 |
22502 |
0 |
3 |
T4 |
1639 |
1622 |
0 |
3 |
T5 |
1318 |
1271 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
1594 |
1511 |
0 |
3 |
T16 |
2140 |
2088 |
0 |
3 |
T17 |
1688 |
1662 |
0 |
3 |
T21 |
800 |
779 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130587464 |
0 |
1893 |
T1 |
112620 |
112525 |
0 |
3 |
T2 |
432757 |
430734 |
0 |
3 |
T3 |
22554 |
22502 |
0 |
3 |
T4 |
1639 |
1622 |
0 |
3 |
T5 |
1318 |
1271 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
1594 |
1511 |
0 |
3 |
T16 |
2140 |
2088 |
0 |
3 |
T17 |
1688 |
1662 |
0 |
3 |
T21 |
800 |
779 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132150830 |
130592646 |
0 |
0 |
T1 |
112620 |
112528 |
0 |
0 |
T2 |
432757 |
430737 |
0 |
0 |
T3 |
22554 |
22514 |
0 |
0 |
T4 |
1639 |
1625 |
0 |
0 |
T5 |
1318 |
1274 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
1594 |
1514 |
0 |
0 |
T16 |
2140 |
2091 |
0 |
0 |
T17 |
1688 |
1665 |
0 |
0 |
T21 |
800 |
782 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545932768 |
0 |
1893 |
T1 |
225241 |
225055 |
0 |
3 |
T2 |
867570 |
863445 |
0 |
3 |
T3 |
451090 |
450253 |
0 |
3 |
T4 |
18215 |
18043 |
0 |
3 |
T5 |
2090 |
2018 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
3321 |
3149 |
0 |
3 |
T16 |
3015 |
2943 |
0 |
3 |
T17 |
12985 |
12798 |
0 |
3 |
T21 |
7275 |
7103 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
26251 |
0 |
0 |
T1 |
225241 |
1 |
0 |
0 |
T2 |
867570 |
591 |
0 |
0 |
T3 |
451090 |
122 |
0 |
0 |
T4 |
18215 |
7 |
0 |
0 |
T5 |
2090 |
21 |
0 |
0 |
T6 |
2328 |
13 |
0 |
0 |
T15 |
3321 |
9 |
0 |
0 |
T16 |
3015 |
17 |
0 |
0 |
T17 |
12985 |
37 |
0 |
0 |
T21 |
7275 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545932768 |
0 |
1893 |
T1 |
225241 |
225055 |
0 |
3 |
T2 |
867570 |
863445 |
0 |
3 |
T3 |
451090 |
450253 |
0 |
3 |
T4 |
18215 |
18043 |
0 |
3 |
T5 |
2090 |
2018 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
3321 |
3149 |
0 |
3 |
T16 |
3015 |
2943 |
0 |
3 |
T17 |
12985 |
12798 |
0 |
3 |
T21 |
7275 |
7103 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
26542 |
0 |
0 |
T1 |
225241 |
1 |
0 |
0 |
T2 |
867570 |
558 |
0 |
0 |
T3 |
451090 |
94 |
0 |
0 |
T4 |
18215 |
7 |
0 |
0 |
T5 |
2090 |
17 |
0 |
0 |
T6 |
2328 |
13 |
0 |
0 |
T15 |
3321 |
7 |
0 |
0 |
T16 |
3015 |
17 |
0 |
0 |
T17 |
12985 |
28 |
0 |
0 |
T21 |
7275 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545932768 |
0 |
1893 |
T1 |
225241 |
225055 |
0 |
3 |
T2 |
867570 |
863445 |
0 |
3 |
T3 |
451090 |
450253 |
0 |
3 |
T4 |
18215 |
18043 |
0 |
3 |
T5 |
2090 |
2018 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
3321 |
3149 |
0 |
3 |
T16 |
3015 |
2943 |
0 |
3 |
T17 |
12985 |
12798 |
0 |
3 |
T21 |
7275 |
7103 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
26378 |
0 |
0 |
T1 |
225241 |
1 |
0 |
0 |
T2 |
867570 |
564 |
0 |
0 |
T3 |
451090 |
112 |
0 |
0 |
T4 |
18215 |
11 |
0 |
0 |
T5 |
2090 |
19 |
0 |
0 |
T6 |
2328 |
15 |
0 |
0 |
T15 |
3321 |
9 |
0 |
0 |
T16 |
3015 |
17 |
0 |
0 |
T17 |
12985 |
36 |
0 |
0 |
T21 |
7275 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545932768 |
0 |
1893 |
T1 |
225241 |
225055 |
0 |
3 |
T2 |
867570 |
863445 |
0 |
3 |
T3 |
451090 |
450253 |
0 |
3 |
T4 |
18215 |
18043 |
0 |
3 |
T5 |
2090 |
2018 |
0 |
3 |
T6 |
2328 |
2099 |
0 |
3 |
T15 |
3321 |
3149 |
0 |
3 |
T16 |
3015 |
2943 |
0 |
3 |
T17 |
12985 |
12798 |
0 |
3 |
T21 |
7275 |
7103 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
26507 |
0 |
0 |
T1 |
225241 |
1 |
0 |
0 |
T2 |
867570 |
588 |
0 |
0 |
T3 |
451090 |
102 |
0 |
0 |
T4 |
18215 |
13 |
0 |
0 |
T5 |
2090 |
21 |
0 |
0 |
T6 |
2328 |
11 |
0 |
0 |
T15 |
3321 |
5 |
0 |
0 |
T16 |
3015 |
12 |
0 |
0 |
T17 |
12985 |
33 |
0 |
0 |
T21 |
7275 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
631 |
631 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
545937834 |
0 |
0 |
T1 |
225241 |
225058 |
0 |
0 |
T2 |
867570 |
863449 |
0 |
0 |
T3 |
451090 |
450265 |
0 |
0 |
T4 |
18215 |
18046 |
0 |
0 |
T5 |
2090 |
2021 |
0 |
0 |
T6 |
2328 |
2102 |
0 |
0 |
T15 |
3321 |
3152 |
0 |
0 |
T16 |
3015 |
2946 |
0 |
0 |
T17 |
12985 |
12801 |
0 |
0 |
T21 |
7275 |
7106 |
0 |
0 |