Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 132150830 19104334 0 47


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 132150830 19104334 0 47
T1 112620 19123 0 1
T2 432757 150551 0 0
T3 22554 1741 0 0
T8 370259 12808 0 0
T9 0 13255 0 1
T10 0 2808 0 1
T11 0 2932 0 1
T12 0 13147 0 1
T13 0 727332 0 0
T14 0 0 0 1
T15 1594 0 0 0
T16 2140 0 0 0
T17 1688 0 0 0
T18 1956 0 0 0
T19 1278 0 0 0
T20 773 0 0 0
T22 0 1231 0 1
T26 0 0 0 1
T114 0 0 0 1
T115 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%