Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
787662 |
0 |
0 |
T1 |
1698136 |
506 |
0 |
0 |
T2 |
6485163 |
10751 |
0 |
0 |
T3 |
2808061 |
666 |
0 |
0 |
T8 |
4918682 |
2884 |
0 |
0 |
T9 |
0 |
1578 |
0 |
0 |
T10 |
0 |
366 |
0 |
0 |
T11 |
0 |
27 |
0 |
0 |
T15 |
24978 |
0 |
0 |
0 |
T16 |
24726 |
0 |
0 |
0 |
T17 |
83371 |
0 |
0 |
0 |
T18 |
75323 |
0 |
0 |
0 |
T19 |
35261 |
0 |
0 |
0 |
T20 |
29739 |
0 |
0 |
0 |
T22 |
0 |
146 |
0 |
0 |
T27 |
0 |
73 |
0 |
0 |
T28 |
0 |
170 |
0 |
0 |
T29 |
0 |
513 |
0 |
0 |
T51 |
8192 |
0 |
0 |
0 |
T52 |
26170 |
2 |
0 |
0 |
T53 |
46155 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
10090 |
0 |
0 |
0 |
T72 |
6705 |
0 |
0 |
0 |
T73 |
11220 |
0 |
0 |
0 |
T74 |
7295 |
0 |
0 |
0 |
T75 |
23905 |
0 |
0 |
0 |
T76 |
8552 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T117 |
0 |
3 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
4590 |
0 |
0 |
0 |
T122 |
6985 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
786111 |
0 |
0 |
T1 |
1055929 |
506 |
0 |
0 |
T2 |
4713484 |
10751 |
0 |
0 |
T3 |
958227 |
666 |
0 |
0 |
T8 |
3264296 |
2884 |
0 |
0 |
T9 |
0 |
1578 |
0 |
0 |
T10 |
0 |
366 |
0 |
0 |
T11 |
0 |
27 |
0 |
0 |
T15 |
16117 |
0 |
0 |
0 |
T16 |
18781 |
0 |
0 |
0 |
T17 |
35538 |
0 |
0 |
0 |
T18 |
34270 |
0 |
0 |
0 |
T19 |
17870 |
0 |
0 |
0 |
T20 |
13532 |
0 |
0 |
0 |
T22 |
0 |
146 |
0 |
0 |
T27 |
0 |
73 |
0 |
0 |
T28 |
0 |
170 |
0 |
0 |
T29 |
0 |
513 |
0 |
0 |
T51 |
7943 |
0 |
0 |
0 |
T52 |
176551 |
2 |
0 |
0 |
T53 |
19848 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
4864 |
0 |
0 |
0 |
T72 |
3255 |
0 |
0 |
0 |
T73 |
5299 |
0 |
0 |
0 |
T74 |
13811 |
0 |
0 |
0 |
T75 |
23358 |
0 |
0 |
0 |
T76 |
13208 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T117 |
0 |
3 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
4396 |
0 |
0 |
0 |
T122 |
3216 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 6 | 75.00 |
Logical | 8 | 6 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T54 |
1 | 0 | Covered | T52,T53,T54 |
1 | 1 | Not Covered | |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T54 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T52,T53,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
21 |
0 |
0 |
T52 |
5234 |
1 |
0 |
0 |
T53 |
9231 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T120 |
0 |
2 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T125 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129827818 |
21 |
0 |
0 |
T52 |
17459 |
1 |
0 |
0 |
T53 |
1817 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T71 |
474 |
0 |
0 |
0 |
T72 |
319 |
0 |
0 |
0 |
T73 |
521 |
0 |
0 |
0 |
T74 |
1368 |
0 |
0 |
0 |
T75 |
2332 |
0 |
0 |
0 |
T76 |
2202 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T120 |
0 |
2 |
0 |
0 |
T121 |
433 |
0 |
0 |
0 |
T122 |
312 |
0 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T125 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520312050 |
20637 |
0 |
0 |
T1 |
216225 |
38 |
0 |
0 |
T2 |
823049 |
561 |
0 |
0 |
T3 |
433033 |
28 |
0 |
0 |
T8 |
589918 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
3189 |
0 |
0 |
0 |
T16 |
2894 |
0 |
0 |
0 |
T17 |
12465 |
0 |
0 |
0 |
T18 |
11053 |
0 |
0 |
0 |
T19 |
4912 |
0 |
0 |
0 |
T20 |
4372 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
20637 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
561 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520312050 |
24764 |
0 |
0 |
T1 |
216225 |
38 |
0 |
0 |
T2 |
823049 |
572 |
0 |
0 |
T3 |
433033 |
28 |
0 |
0 |
T8 |
589918 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
3189 |
0 |
0 |
0 |
T16 |
2894 |
0 |
0 |
0 |
T17 |
12465 |
0 |
0 |
0 |
T18 |
11053 |
0 |
0 |
0 |
T19 |
4912 |
0 |
0 |
0 |
T20 |
4372 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24777 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24755 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520312050 |
24767 |
0 |
0 |
T1 |
216225 |
38 |
0 |
0 |
T2 |
823049 |
572 |
0 |
0 |
T3 |
433033 |
28 |
0 |
0 |
T8 |
589918 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
3189 |
0 |
0 |
0 |
T16 |
2894 |
0 |
0 |
0 |
T17 |
12465 |
0 |
0 |
0 |
T18 |
11053 |
0 |
0 |
0 |
T19 |
4912 |
0 |
0 |
0 |
T20 |
4372 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259656621 |
20637 |
0 |
0 |
T1 |
108080 |
38 |
0 |
0 |
T2 |
411151 |
561 |
0 |
0 |
T3 |
220048 |
28 |
0 |
0 |
T8 |
295030 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1624 |
0 |
0 |
0 |
T16 |
1469 |
0 |
0 |
0 |
T17 |
6206 |
0 |
0 |
0 |
T18 |
5507 |
0 |
0 |
0 |
T19 |
2572 |
0 |
0 |
0 |
T20 |
2167 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
20637 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
561 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259656621 |
24800 |
0 |
0 |
T1 |
108080 |
38 |
0 |
0 |
T2 |
411151 |
572 |
0 |
0 |
T3 |
220048 |
28 |
0 |
0 |
T8 |
295030 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1624 |
0 |
0 |
0 |
T16 |
1469 |
0 |
0 |
0 |
T17 |
6206 |
0 |
0 |
0 |
T18 |
5507 |
0 |
0 |
0 |
T19 |
2572 |
0 |
0 |
0 |
T20 |
2167 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24823 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24793 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259656621 |
24800 |
0 |
0 |
T1 |
108080 |
38 |
0 |
0 |
T2 |
411151 |
572 |
0 |
0 |
T3 |
220048 |
28 |
0 |
0 |
T8 |
295030 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1624 |
0 |
0 |
0 |
T16 |
1469 |
0 |
0 |
0 |
T17 |
6206 |
0 |
0 |
0 |
T18 |
5507 |
0 |
0 |
0 |
T19 |
2572 |
0 |
0 |
0 |
T20 |
2167 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129827818 |
20635 |
0 |
0 |
T1 |
54040 |
38 |
0 |
0 |
T2 |
205574 |
561 |
0 |
0 |
T3 |
110022 |
28 |
0 |
0 |
T8 |
147514 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
812 |
0 |
0 |
0 |
T16 |
734 |
0 |
0 |
0 |
T17 |
3103 |
0 |
0 |
0 |
T18 |
2754 |
0 |
0 |
0 |
T19 |
1286 |
0 |
0 |
0 |
T20 |
1083 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
20635 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
561 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129827818 |
24746 |
0 |
0 |
T1 |
54040 |
38 |
0 |
0 |
T2 |
205574 |
572 |
0 |
0 |
T3 |
110022 |
28 |
0 |
0 |
T8 |
147514 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
812 |
0 |
0 |
0 |
T16 |
734 |
0 |
0 |
0 |
T17 |
3103 |
0 |
0 |
0 |
T18 |
2754 |
0 |
0 |
0 |
T19 |
1286 |
0 |
0 |
0 |
T20 |
1083 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24773 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24746 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129827818 |
24748 |
0 |
0 |
T1 |
54040 |
38 |
0 |
0 |
T2 |
205574 |
572 |
0 |
0 |
T3 |
110022 |
28 |
0 |
0 |
T8 |
147514 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
812 |
0 |
0 |
0 |
T16 |
734 |
0 |
0 |
0 |
T17 |
3103 |
0 |
0 |
0 |
T18 |
2754 |
0 |
0 |
0 |
T19 |
1286 |
0 |
0 |
0 |
T20 |
1083 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551284183 |
20634 |
0 |
0 |
T1 |
225241 |
38 |
0 |
0 |
T2 |
867570 |
561 |
0 |
0 |
T3 |
451090 |
28 |
0 |
0 |
T8 |
710519 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
3321 |
0 |
0 |
0 |
T16 |
3015 |
0 |
0 |
0 |
T17 |
12985 |
0 |
0 |
0 |
T18 |
11513 |
0 |
0 |
0 |
T19 |
5117 |
0 |
0 |
0 |
T20 |
4554 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
20634 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
561 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551284183 |
24852 |
0 |
0 |
T1 |
225241 |
38 |
0 |
0 |
T2 |
867570 |
572 |
0 |
0 |
T3 |
451090 |
28 |
0 |
0 |
T8 |
710519 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
3321 |
0 |
0 |
0 |
T16 |
3015 |
0 |
0 |
0 |
T17 |
12985 |
0 |
0 |
0 |
T18 |
11513 |
0 |
0 |
0 |
T19 |
5117 |
0 |
0 |
0 |
T20 |
4554 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24865 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24843 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551284183 |
24852 |
0 |
0 |
T1 |
225241 |
38 |
0 |
0 |
T2 |
867570 |
572 |
0 |
0 |
T3 |
451090 |
28 |
0 |
0 |
T8 |
710519 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
3321 |
0 |
0 |
0 |
T16 |
3015 |
0 |
0 |
0 |
T17 |
12985 |
0 |
0 |
0 |
T18 |
11513 |
0 |
0 |
0 |
T19 |
5117 |
0 |
0 |
0 |
T20 |
4554 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264718061 |
20329 |
0 |
0 |
T1 |
108117 |
38 |
0 |
0 |
T2 |
418168 |
561 |
0 |
0 |
T3 |
216527 |
28 |
0 |
0 |
T8 |
332413 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
1447 |
0 |
0 |
0 |
T17 |
6233 |
0 |
0 |
0 |
T18 |
5527 |
0 |
0 |
0 |
T19 |
2455 |
0 |
0 |
0 |
T20 |
2186 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
17 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
20634 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
561 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
34 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264718061 |
24568 |
0 |
0 |
T1 |
108117 |
38 |
0 |
0 |
T2 |
418168 |
572 |
0 |
0 |
T3 |
216527 |
28 |
0 |
0 |
T8 |
332413 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
1447 |
0 |
0 |
0 |
T17 |
6233 |
0 |
0 |
0 |
T18 |
5527 |
0 |
0 |
0 |
T19 |
2455 |
0 |
0 |
0 |
T20 |
2186 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
60 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24696 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
24477 |
0 |
0 |
T1 |
112620 |
38 |
0 |
0 |
T2 |
432757 |
572 |
0 |
0 |
T3 |
22554 |
28 |
0 |
0 |
T8 |
370259 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
2140 |
0 |
0 |
0 |
T17 |
1688 |
0 |
0 |
0 |
T18 |
1956 |
0 |
0 |
0 |
T19 |
1278 |
0 |
0 |
0 |
T20 |
773 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
51 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264718061 |
24612 |
0 |
0 |
T1 |
108117 |
38 |
0 |
0 |
T2 |
418168 |
572 |
0 |
0 |
T3 |
216527 |
28 |
0 |
0 |
T8 |
332413 |
120 |
0 |
0 |
T9 |
0 |
78 |
0 |
0 |
T10 |
0 |
26 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
1447 |
0 |
0 |
0 |
T17 |
6233 |
0 |
0 |
0 |
T18 |
5527 |
0 |
0 |
0 |
T19 |
2455 |
0 |
0 |
0 |
T20 |
2186 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
68 |
0 |
0 |
T29 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T52,T53 |
1 | 0 | Covered | T51,T52,T53 |
1 | 1 | Covered | T53,T58,T125 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T52,T53 |
1 | 0 | Covered | T53,T58,T125 |
1 | 1 | Covered | T51,T52,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
27 |
0 |
0 |
T51 |
8192 |
2 |
0 |
0 |
T52 |
5234 |
1 |
0 |
0 |
T53 |
9231 |
3 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520312050 |
27 |
0 |
0 |
T51 |
7943 |
2 |
0 |
0 |
T52 |
71789 |
1 |
0 |
0 |
T53 |
8950 |
3 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2175 |
0 |
0 |
0 |
T74 |
5605 |
0 |
0 |
0 |
T75 |
9366 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T121 |
1798 |
0 |
0 |
0 |
T122 |
1342 |
0 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T53,T55 |
1 | 0 | Covered | T51,T53,T55 |
1 | 1 | Covered | T55,T116,T125 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T53,T55 |
1 | 0 | Covered | T55,T116,T125 |
1 | 1 | Covered | T51,T53,T55 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
30 |
0 |
0 |
T51 |
8192 |
2 |
0 |
0 |
T53 |
9231 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T116 |
0 |
4 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520312050 |
30 |
0 |
0 |
T51 |
7943 |
2 |
0 |
0 |
T53 |
8950 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2175 |
0 |
0 |
0 |
T74 |
5605 |
0 |
0 |
0 |
T75 |
9366 |
0 |
0 |
0 |
T76 |
8923 |
0 |
0 |
0 |
T116 |
0 |
4 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T121 |
1798 |
0 |
0 |
0 |
T122 |
1342 |
0 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T56 |
1 | 0 | Covered | T52,T53,T56 |
1 | 1 | Covered | T128 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T56 |
1 | 0 | Covered | T128 |
1 | 1 | Covered | T52,T53,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
23 |
0 |
0 |
T52 |
5234 |
2 |
0 |
0 |
T53 |
9231 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T117 |
0 |
3 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259656621 |
23 |
0 |
0 |
T52 |
34922 |
2 |
0 |
0 |
T53 |
3632 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
949 |
0 |
0 |
0 |
T72 |
638 |
0 |
0 |
0 |
T73 |
1041 |
0 |
0 |
0 |
T74 |
2735 |
0 |
0 |
0 |
T75 |
4664 |
0 |
0 |
0 |
T76 |
4402 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T117 |
0 |
3 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
866 |
0 |
0 |
0 |
T122 |
625 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T54 |
1 | 0 | Covered | T52,T53,T54 |
1 | 1 | Covered | T53,T54,T57 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T54 |
1 | 0 | Covered | T53,T54,T57 |
1 | 1 | Covered | T52,T53,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
31 |
0 |
0 |
T52 |
5234 |
2 |
0 |
0 |
T53 |
9231 |
3 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
3 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259656621 |
31 |
0 |
0 |
T52 |
34922 |
2 |
0 |
0 |
T53 |
3632 |
3 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
949 |
0 |
0 |
0 |
T72 |
638 |
0 |
0 |
0 |
T73 |
1041 |
0 |
0 |
0 |
T74 |
2735 |
0 |
0 |
0 |
T75 |
4664 |
0 |
0 |
0 |
T76 |
4402 |
0 |
0 |
0 |
T116 |
0 |
2 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
3 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T121 |
866 |
0 |
0 |
0 |
T122 |
625 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T54 |
1 | 0 | Covered | T52,T53,T54 |
1 | 1 | Covered | T52,T124,T129 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T54 |
1 | 0 | Covered | T52,T124,T129 |
1 | 1 | Covered | T52,T53,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
31 |
0 |
0 |
T52 |
5234 |
4 |
0 |
0 |
T53 |
9231 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129827818 |
31 |
0 |
0 |
T52 |
17459 |
4 |
0 |
0 |
T53 |
1817 |
2 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T71 |
474 |
0 |
0 |
0 |
T72 |
319 |
0 |
0 |
0 |
T73 |
521 |
0 |
0 |
0 |
T74 |
1368 |
0 |
0 |
0 |
T75 |
2332 |
0 |
0 |
0 |
T76 |
2202 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T121 |
433 |
0 |
0 |
0 |
T122 |
312 |
0 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T53,T56,T57 |
1 | 0 | Covered | T53,T56,T57 |
1 | 1 | Covered | T53,T118 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T53,T56,T57 |
1 | 0 | Covered | T53,T118 |
1 | 1 | Covered | T53,T56,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
20 |
0 |
0 |
T53 |
9231 |
3 |
0 |
0 |
T54 |
4093 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T118 |
0 |
2 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551284183 |
20 |
0 |
0 |
T53 |
9324 |
3 |
0 |
0 |
T54 |
8529 |
0 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T71 |
2102 |
0 |
0 |
0 |
T72 |
1398 |
0 |
0 |
0 |
T73 |
2266 |
0 |
0 |
0 |
T74 |
5839 |
0 |
0 |
0 |
T75 |
9757 |
0 |
0 |
0 |
T76 |
9295 |
0 |
0 |
0 |
T118 |
0 |
2 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
1873 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T132 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T53,T56 |
1 | 0 | Covered | T51,T53,T56 |
1 | 1 | Covered | T57,T117,T127 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T51,T53,T56 |
1 | 0 | Covered | T57,T117,T127 |
1 | 1 | Covered | T51,T53,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
31 |
0 |
0 |
T51 |
8192 |
1 |
0 |
0 |
T53 |
9231 |
1 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T117 |
0 |
3 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551284183 |
31 |
0 |
0 |
T51 |
8274 |
1 |
0 |
0 |
T53 |
9324 |
1 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T71 |
2102 |
0 |
0 |
0 |
T72 |
1398 |
0 |
0 |
0 |
T73 |
2266 |
0 |
0 |
0 |
T74 |
5839 |
0 |
0 |
0 |
T75 |
9757 |
0 |
0 |
0 |
T76 |
9295 |
0 |
0 |
0 |
T117 |
0 |
3 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T121 |
1873 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T130 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T53,T56,T58 |
1 | 0 | Covered | T53,T56,T58 |
1 | 1 | Covered | T128,T129 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T53,T56,T58 |
1 | 0 | Covered | T128,T129 |
1 | 1 | Covered | T53,T56,T58 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
20 |
0 |
0 |
T53 |
9231 |
1 |
0 |
0 |
T54 |
4093 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T134 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264718061 |
20 |
0 |
0 |
T53 |
4475 |
1 |
0 |
0 |
T54 |
4093 |
0 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T71 |
1009 |
0 |
0 |
0 |
T72 |
670 |
0 |
0 |
0 |
T73 |
1088 |
0 |
0 |
0 |
T74 |
2802 |
0 |
0 |
0 |
T75 |
4684 |
0 |
0 |
0 |
T76 |
4462 |
0 |
0 |
0 |
T117 |
0 |
1 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T121 |
899 |
0 |
0 |
0 |
T122 |
670 |
0 |
0 |
0 |
T128 |
0 |
2 |
0 |
0 |
T131 |
0 |
1 |
0 |
0 |
T133 |
0 |
1 |
0 |
0 |
T134 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T56 |
1 | 0 | Covered | T52,T53,T56 |
1 | 1 | Covered | T128,T135 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T52,T53,T56 |
1 | 0 | Covered | T128,T135 |
1 | 1 | Covered | T52,T53,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132836291 |
21 |
0 |
0 |
T52 |
5234 |
1 |
0 |
0 |
T53 |
9231 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
2018 |
0 |
0 |
0 |
T72 |
1341 |
0 |
0 |
0 |
T73 |
2244 |
0 |
0 |
0 |
T74 |
1459 |
0 |
0 |
0 |
T75 |
4781 |
0 |
0 |
0 |
T76 |
2138 |
0 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
2 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
918 |
0 |
0 |
0 |
T122 |
1397 |
0 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264718061 |
21 |
0 |
0 |
T52 |
35896 |
1 |
0 |
0 |
T53 |
4475 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T71 |
1009 |
0 |
0 |
0 |
T72 |
670 |
0 |
0 |
0 |
T73 |
1088 |
0 |
0 |
0 |
T74 |
2802 |
0 |
0 |
0 |
T75 |
4684 |
0 |
0 |
0 |
T76 |
4462 |
0 |
0 |
0 |
T118 |
0 |
1 |
0 |
0 |
T119 |
0 |
2 |
0 |
0 |
T120 |
0 |
1 |
0 |
0 |
T121 |
899 |
0 |
0 |
0 |
T122 |
670 |
0 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518222652 |
82929 |
0 |
0 |
T1 |
216225 |
98 |
0 |
0 |
T2 |
823049 |
2226 |
0 |
0 |
T3 |
433033 |
163 |
0 |
0 |
T8 |
589918 |
583 |
0 |
0 |
T9 |
0 |
309 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T15 |
3189 |
0 |
0 |
0 |
T16 |
2894 |
0 |
0 |
0 |
T17 |
12465 |
0 |
0 |
0 |
T18 |
11053 |
0 |
0 |
0 |
T19 |
4912 |
0 |
0 |
0 |
T20 |
4372 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
10 |
0 |
0 |
T29 |
0 |
107 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20028562 |
82651 |
0 |
0 |
T1 |
466 |
98 |
0 |
0 |
T2 |
169241 |
2226 |
0 |
0 |
T3 |
14950 |
163 |
0 |
0 |
T8 |
2522 |
583 |
0 |
0 |
T9 |
0 |
309 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T15 |
232 |
0 |
0 |
0 |
T16 |
211 |
0 |
0 |
0 |
T17 |
909 |
0 |
0 |
0 |
T18 |
805 |
0 |
0 |
0 |
T19 |
358 |
0 |
0 |
0 |
T20 |
318 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
10 |
0 |
0 |
T29 |
0 |
107 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258648079 |
81740 |
0 |
0 |
T1 |
108080 |
98 |
0 |
0 |
T2 |
411151 |
2217 |
0 |
0 |
T3 |
220048 |
151 |
0 |
0 |
T8 |
295030 |
583 |
0 |
0 |
T9 |
0 |
309 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T15 |
1624 |
0 |
0 |
0 |
T16 |
1469 |
0 |
0 |
0 |
T17 |
6206 |
0 |
0 |
0 |
T18 |
5507 |
0 |
0 |
0 |
T19 |
2572 |
0 |
0 |
0 |
T20 |
2167 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
10 |
0 |
0 |
T29 |
0 |
101 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20028562 |
81477 |
0 |
0 |
T1 |
466 |
98 |
0 |
0 |
T2 |
169241 |
2217 |
0 |
0 |
T3 |
14950 |
151 |
0 |
0 |
T8 |
2522 |
583 |
0 |
0 |
T9 |
0 |
309 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T15 |
232 |
0 |
0 |
0 |
T16 |
211 |
0 |
0 |
0 |
T17 |
909 |
0 |
0 |
0 |
T18 |
805 |
0 |
0 |
0 |
T19 |
358 |
0 |
0 |
0 |
T20 |
318 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
10 |
0 |
0 |
T29 |
0 |
101 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129323556 |
80179 |
0 |
0 |
T1 |
54040 |
98 |
0 |
0 |
T2 |
205574 |
2205 |
0 |
0 |
T3 |
110022 |
141 |
0 |
0 |
T8 |
147514 |
583 |
0 |
0 |
T9 |
0 |
309 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T15 |
812 |
0 |
0 |
0 |
T16 |
734 |
0 |
0 |
0 |
T17 |
3103 |
0 |
0 |
0 |
T18 |
2754 |
0 |
0 |
0 |
T19 |
1286 |
0 |
0 |
0 |
T20 |
1083 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
9 |
0 |
0 |
T29 |
0 |
99 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20028562 |
79933 |
0 |
0 |
T1 |
466 |
98 |
0 |
0 |
T2 |
169241 |
2205 |
0 |
0 |
T3 |
14950 |
141 |
0 |
0 |
T8 |
2522 |
583 |
0 |
0 |
T9 |
0 |
309 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T15 |
232 |
0 |
0 |
0 |
T16 |
211 |
0 |
0 |
0 |
T17 |
909 |
0 |
0 |
0 |
T18 |
805 |
0 |
0 |
0 |
T19 |
358 |
0 |
0 |
0 |
T20 |
318 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
9 |
0 |
0 |
T29 |
0 |
99 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549107635 |
96916 |
0 |
0 |
T1 |
225241 |
98 |
0 |
0 |
T2 |
867570 |
2398 |
0 |
0 |
T3 |
451090 |
127 |
0 |
0 |
T8 |
710519 |
775 |
0 |
0 |
T9 |
0 |
417 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T15 |
3321 |
0 |
0 |
0 |
T16 |
3015 |
0 |
0 |
0 |
T17 |
12985 |
0 |
0 |
0 |
T18 |
11513 |
0 |
0 |
0 |
T19 |
5117 |
0 |
0 |
0 |
T20 |
4554 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T29 |
0 |
152 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20303072 |
96755 |
0 |
0 |
T1 |
466 |
98 |
0 |
0 |
T2 |
169445 |
2398 |
0 |
0 |
T3 |
14950 |
127 |
0 |
0 |
T8 |
2714 |
775 |
0 |
0 |
T9 |
0 |
417 |
0 |
0 |
T10 |
0 |
72 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T15 |
232 |
0 |
0 |
0 |
T16 |
211 |
0 |
0 |
0 |
T17 |
909 |
0 |
0 |
0 |
T18 |
805 |
0 |
0 |
0 |
T19 |
358 |
0 |
0 |
0 |
T20 |
318 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T29 |
0 |
152 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
263673344 |
95427 |
0 |
0 |
T1 |
108117 |
98 |
0 |
0 |
T2 |
418168 |
2458 |
0 |
0 |
T3 |
216527 |
116 |
0 |
0 |
T8 |
332413 |
739 |
0 |
0 |
T9 |
0 |
405 |
0 |
0 |
T10 |
0 |
70 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T15 |
1594 |
0 |
0 |
0 |
T16 |
1447 |
0 |
0 |
0 |
T17 |
6233 |
0 |
0 |
0 |
T18 |
5527 |
0 |
0 |
0 |
T19 |
2455 |
0 |
0 |
0 |
T20 |
2186 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T29 |
0 |
143 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19967016 |
94150 |
0 |
0 |
T1 |
466 |
98 |
0 |
0 |
T2 |
169517 |
2458 |
0 |
0 |
T3 |
14950 |
116 |
0 |
0 |
T8 |
2678 |
739 |
0 |
0 |
T9 |
0 |
405 |
0 |
0 |
T10 |
0 |
70 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T15 |
232 |
0 |
0 |
0 |
T16 |
211 |
0 |
0 |
0 |
T17 |
909 |
0 |
0 |
0 |
T18 |
805 |
0 |
0 |
0 |
T19 |
358 |
0 |
0 |
0 |
T20 |
318 |
0 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T27 |
0 |
32 |
0 |
0 |
T29 |
0 |
143 |
0 |
0 |